
R01UH0336EJ0102 Rev.1.02
Page 742 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 15 TSG2 (TSG20)
(12)
TSG2n Status Register 1 (TSnSTR1)
This register controls the flags.
Access
This register can only be read in 8-bit units.
Address
<
TSG2n_base
1> + 014
H
Initial value
00
H
This register is initialized by a reset from any source.
7
6
5
4
3
2
1
0
-
-
-
-
TSn
TSF
TSnOPF[2:0]
R
R
R
R
R
R
R
R
Table 15-18
TSnSTR1 Register Contents
Bit Position
Bit Name
Function
3
TSnTSF
Indicates the pattern change order of TSG2nPTSI0 to TSG2nPTSI2.
0: Indicates that patterns are input to TSG2nPTSI0 to TSG2nPTSI2 in the
normal rotation pattern order
1: Indicates that patterns are input to TSG2nPTSI0 to TSG2nPTSI2 in the
reverse rotation pattern order.
Normal Rotation
Reverse Rotation
TSG2nPTSI2 to
TSG2nPTSI0
[1, 0, 1] [1, 0, 0] [1, 1, 0] [0, 1, 0] [0, 1, 1] [0, 0, 1]
•
Normal or reverse rotation can be detected from the first change of
TSG2nPTSI0 to TSG2nPTSI2 after TSnTRG0.TSnTS has been set to 1. For
details, see Section 15.7.5 (b), Detection of Input Pattern Order.
2 to 0
TSnOPF
[2:0]
Indicates the output pattern of the timer output pins (TSG2nO1 to TSG2nO6).
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...