
R01UH0336EJ0102 Rev.1.02
Page 612 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
(4)
TAUBnTDE - TAUBn channel dead time output enable register
This register enables/disables the dead time operation of every channel.
Access
Readable/writable in 16-bit units. Writable only while the counter is stopped
(TAUBnTE.TAUBnTEm bit = 0).
Address
<TAUBn_base0> + 250
H
Initial value
0000
H
This register is initialized by any reset source.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TAUB
nTDE
15
TAUB
nTDE
14
TAUB
nTDE
13
TAUB
nTDE
12
TAUB
nTDE
11
TAUB
nTDE
10
TAUB
nTDE
09
TAUB
nTDE
08
TAUB
nTDE
07
TAUB
nTDE
06
TAUB
nTDE
05
TAUB
nTDE
04
TAUB
nTDE
03
TAUB
nTDE
02
TAUB
nTDE
01
TAUB
nTDE
00
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Table 13-136
Description of TAUBnTDE Register
Bit Position
Bit Name
Function
15 to 0
TAUBnTDEm
Enables/disables the dead time control operation of channel m.
0: Disables dead time operation.
1: Enables dead time operation.
The same setting should be made for both even and odd slave channels in
pairs.
These bit settings are applied when:
•
TAUBnTOE.TAUBnTOEm, TAUBnTOM.TAUBnTOMm,
TAUBnTOC.TAUBnTOCm = 1
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...