
R01UH0336EJ0102 Rev.1.02
Page 1499 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 27 Electrical Characteristics
Note 8.
EV
DD
= 3.0 to 4.5 V
Note 9.
LPDIO pin, EV
DD
= 4.0 to 5.5 V
Caution
The characteristics of the alternative function pins are the same as those of the port pin
unless otherwise specified.
DC Characteristics (2/3)
(T
a
= -40 to +125°C, V
DD
= EV
DD
= OSCV
DD
= 3.0 to 5.5 V,
AV
DD0
= 4.2 to 5.5 V, V
SS
= EV
SS
= OSCV
SS
= AV
SS0
= 0 V)
Note 1.
ADCA0I1 to ADCA0I18
This indicates the leakage current when the A/D conversion is not being performed at
the target pins.
Note 2.
The current flowing through the pull-up/pull-down resistors is not included.
Note 3.
Port pins, JP0_1 to JP0_3, and JP0_5
Note 4.
Port pins, JP0_1 to JP0_3, and JP0_5, FLMD1 pin, DCUTRST pin, and
RESET pin
Item
Symbol
Condition
MIN. TYP. MAX.
Unit
High-level input leakage
current
I
LIH1
V
IAN
=
AV
DD0
Analog pins*
1
0.3
μ
A
V
I
= EV
DD
LPDIO
pin
40
μ
A
V
I
= EV
DD
Pins other than analog pins and
LPDIO pin
*
2
*
3
5
μ
A
Low-level input leakage
current
I
LIL1
V
IAN
= 0 V
Analog pins
*
1
-0.3
μ
A
V
I
= 0 V
LPDIO pin
-40
μ
A
V
I
= 0 V
Pins other than analog pins and
LPDIO pin
*
2
*
4
-5
μ
A
High-level output leakage
current
I
LOH1
V
I
= EV
DD
*
3
5
μ
A
Low-level output leakage
current
I
LOL1
V
I
= 0 V
*
3
-5
μ
A
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...