
R01UH0336EJ0102 Rev.1.02
Page 838 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 15 TSG2 (TSG20)
Figure 15-43
Example of 100% Duty Output at Dead Time Control
When the TSG2nO2 pin is set to duty cycle of 100% (TSnCMP3
≥
T
1), the output of the TSG2nO1 pin is fixed to a low level. This control is
intended to mask the active condition of TSG2nO1 output since the TSG2nO2
output is active before the TSG2nO1 output becomes active. In this case, the
INTTSG2nIER interrupt is also generated because TSG2nO1 and TSG2nO2
outputs become high simultaneously.
Note 1.
TSG2nO1 and TSG2nO2 are set to active high.
Note 2.
The TSG2nO3 to TSG2nO6 pin outputs behave similarly.
(4)
Dead Time Rewriting during Timer Operation in PWM Mode
In PWM mode, it is possible to rewrite TSG2n dead time setting registers
TSnDTC0 and TSnDTC1 while counting. The new settings are active at reload
timing. It is not possible to change the dead time setting by rewriting at
anytime.
Please enable reloading by writing to the TSnCMP1 register.
16-bit counter
TSG2nO1 pin
TSG2nO2 pin
INTTSG2nIER interrupt
Set
Set
Set
0 write
(clear)
0 write
(clear)
TSnTBF
TSnCMP2
TSnCMP1
TSnCMP3
TSnCMP4
TSnCMP1
TSnCMP2
TSnDTC1
TSnCMP2
TSnCMP3
TSnCMP1
TSnCMP3
TSnCMP1
TSnCMP3
TSnCMP2
TSnDTC0
TSnDTC1
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...