
R01UH0336EJ0102 Rev.1.02
Page 1037 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 19 Timer Option Module (TAPA)
19.4.3
Selection of INT Signal Output
(1)
Configuration of INT Signal Output Selection
This function outputs peak or valley interrupts by using the INT signal
(TAPAnTSIM0) and up/down input signals (TAPAnTUDCM0) output from the
triangle-wave carrier-cycle generation channel (master) of the TAUB module.
An TAPAnTSIM0 signal from the master that arrives while the TAPAnTUDCM0
signal from the master channel of the TAUB is at the high level is regarded as
a peak interrupt and leads to output of the TAPAnTIPEK0 signal.
An TAPAnTSIM0 signal from the master that arrives while the TAPAnTUDCM0
signal from the master channel of the TAUB is at the low level is regarded as a
valley interrupt and leads to output of the TAPAnTIVLY0 signal.
The PIC0REG2n0 register is used to select channel 0, 2, or 8 for the
TAPAnTSIM0 and TAPAnTUDCM0 signals.
Timer I/O control register 200 (PIC0REG200)
Access
This register can be read/written in 32-bit units.
Address
FF81 C0C0
H
Initial value
0000 0000
H
This register is initialized by a reset from any source.
31
30
29
28
27
26
25
24
0
0
0
0
0
0
PIC0REG
20025
PIC0REG
20024
R
R
R
R
R
R
R/W
R/W
23
22
21
20
19
18
17
16
0
0
0
0
0
0
0
0
R
R
R
R
R
R
R
R
15
14
13
12
11
10
9
8
0
0
0
0
0
0
0
0
R
R
R
R
R
R
R
R
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
R
R
R
R
R
R
R
R
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...