
R01UH0336EJ0102 Rev.1.02
Page 863 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 15 TSG2 (TSG20)
Figure 15-57
Basic Operation Flow in SP-PWM Mode
Note
The timing of (1) may be different depending on the rewriting timing of (2) and
(3).
Be sure to rewrite (2) followed by rewriting (3).
INTTSG2nI00 interrupt generated
INTTSG2nIm interrupt generated
(m = 01, 02, 05, 06, 09, 10)
(2)
(3)
(1)
Enable reload
Rewrite TSnCMP1
Initial setting
Rewrite TSnCMPm (m = 0, 2, 5, 6, 9, 10)
16-bit counter starts counting.
16-bit counter clears and starts
on match with TSnCMP0.
· Set SP-PWM mode
(TSnCTL0.TSnMD1 and TSnMD0 = 10
B
)
· Set compare registers
(TSnCMPm (m = 0, 1, 2, 5, 6, 9, 10))
· Set PWM output
· Set dead time setting registers
(TSnDTC0, TSnDTC1)
· Upon match of 16-bit counter with TSnCMP1,
TSnCMP5 and TSnCMP9 buffer registers,
positive phase (OFF) → inverse phase (ON).
· Upon match of 16-bit counter with TSnCMP2,
TSnCMP6, and TSnCMP10 buffer registers,
positive phase (ON) → inverse phase (OFF).
Enable timer operation (TSnTRG0.TSnTS = 1)
Transfer the values of TSnCMPm (m = 0, 1, 2, 5, 6, 9, 10),
TSnDTC0 and TSnDTC1 registers to buffer registers.
START
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...