
R01UH0336EJ0102 Rev.1.02
Page 735 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 15 TSG2 (TSG20)
7
TSnAT17
Specifies generation of A/D conversion trigger (TSnADTRG1) at the match timing
of the 16-bit counter value during defragmentation and the TSnDCMP2 value.
0: Disables generation of the A/D conversion trigger at the match timing of the
16-bit counter value during defragmentation with the TSnDCMP2 value.
1: Enables generation of the A/D conversion trigger at the match timing of the
16-bit counter value during defragmentation with the TSnDCMP2 value.
•
This bit can be set to 1 only in HT-PWM mode. In other modes, this bit should
be set to 0.
6
TSnAT16
Specifies generation of A/D conversion trigger (TSnADTRG1) at the match timing
of the 16-bit counter value during incrementation with the TSnDCMP2 value.
0: Disables generation of the A/D conversion trigger at the match timing of the
16-bit counter value during incrementation with the TSnDCMP2 value.
1: Enables generation of the A/D conversion trigger at the match timing of the
16-bit counter value during incrementation with the TSnDCMP2 value.
5
TSnAT15
Specifies generation of A/D conversion trigger (TSnADTRG1) at the match timing
of the 16-bit counter value during defragmentation with the TSnDCMP1 value.
0: Disables generation of the A/D conversion trigger at the match timing of the
16-bit counter value during defragmentation with the TSnDCMP1 value.
1: Enables generation of the A/D conversion trigger at the match timing of the
16-bit counter value during defragmentation with the TSnDCMP1 value.
•
This bit can be set to 1 only in HT-PWM mode. In other modes, this bit should
be set to 0.
4
TSnAT14
Specifies generation of A/D conversion trigger (TSnADTRG1) at the match timing
of the 16-bit counter value during incrementation with the TSnDCMP1 value.
0: Disables generation of the A/D conversion trigger at the match timing of the
16-bit counter value during incrementation with the TSnDCMP1 value.
1: Enables generation of the A/D conversion trigger at the match timing of the
16-bit counter value during incrementation with the TSnDCMP1 value.
3
TSnAT13
Specifies generation of A/D conversion trigger (TSnADTRG1) at the match timing
of the 16-bit counter value during defragmentation with the TSnDCMP0 value.
0: Disables generation of the A/D conversion trigger at the match timing of the
16-bit counter value during defragmentation with the TSnDCMP0 value.
1: Enables generation of the A/D conversion trigger at the match timing of the
16-bit counter value during defragmentation with the TSnDCMP0 value.
•
This bit can be set to 1 only in HT-PWM mode. In other modes, this bit should
be set to 0.
2
TSnAT12
Specifies generation of A/D conversion trigger (TSnADTRG1) at the match timing
of the 16-bit counter value during incrementation with the TSnDCMP0.
0: Disables generation of the A/D conversion trigger at the match timing of the
16-bit counter value during incrementation with the TSnDCMP0 value.
1: Enables generation of the A/D conversion trigger at the match timing of the
16-bit counter value during incrementation with the TSnDCMP0 value.
1
TSnAT11
Specifies generation of A/D conversion trigger (TSnADTRG1) at the timing (peak
interrupt) when the 16-bit counter switches from incrementing to decrementing.
0: Disables generation of the A/D conversion trigger at the timing of a peak
interrupt (INTTSG2nIPEK) after being skipped.
1: Enables generation of the A/D conversion trigger at the timing of a peak
interrupt (INTTSG2nIPEK) after being skipped.
0
TSnAT10
Specifies generation of A/D conversion trigger (TSnADTRG1) at the timing (valley
interrupt) when the 16-bit counter switches from decrementing to incrementing.
0: Disables generation of the A/D conversion trigger at the timing of a valley
interrupt (INTTSG2nIVLY) after being skipped.
1: Enables generation of the A/D conversion trigger at the timing of a valley
interrupt (INTTSG2nIVLY) after being skipped.
•
This bit can be set to 1 only in HT-PWM mode. In other modes, this bit should
be set to 0.
Table 15-12
TSnCTL6 Register Contents (2/2)
Bit Position Bit Name
Function
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...