
R01UH0336EJ0102 Rev.1.02
Page 707 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 14 Timer Array Unit J (TAUJ)
7, 6
TAUJnCOS
[1:0]
Specifies the timing for updating capture register TAUJnCDRm and overflow flag
TAUJnCSRm.TAUJnOVF of channel m.
These bits are valid only when channel m is in capture mode.
TAUJn
COS1
TAUJn
COS0
TAUJnCDRm
TAUJnCSRm.TAUJnOVF
0
0
Updated when valid edge
of TAUJnTTINm input is
detected.
Updated (cleared or set)
when valid edge of
TAUJnTTINm input is
detected:
•
Set TAUJnCSRm.
TAUJnOVF if a counter
overflow has occurred
since the last valid edge
was detected.
•
Clear TAUJnCSRm.
TAUJnOVF if no counter
overflow has occurred
since the last valid edge
was detected.
0
1
Set when a counter
overflow occurs and
cleared by setting
TAUJnCSCm.TAUJnCLOV
to 1.
1
0
Updated when valid edge
of TAUJnTTINm input is
detected and when a
counter overflow occurs.
•
Detection of valid edge
of TAUJnTTINm input:
The counter value is
written into
TAUJnCDRm.
•
Occurrence of
overflow: FFFF FFFF
H
is loaded into
TAUJnCDRm.
Detection of the next
valid edge of
TAUJnTTINm is
ignored.
No setting
1
1
Set when a counter
overflow occurs and
cleared by setting
TAUJnCSCm.TAUJnCLOV
to 1.
Table 14-52
Description of TAUJnCMORm Register (3/4)
Bit Position
Bit Name
Function
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...