
R01UH0336EJ0102 Rev.1.02
Page 1402 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 24 Peripheral Interconnection (PIC)
Note 1.
Master-CH and Slave-CH are the names defined with the TAUB triangle wave
PWM output function with the dead time. For details, refer to Section 13, Timer
Array Unit B (TAUB).
Note 2.
The same operating clock should be set for Master-CH and Slave-CH.
Note
In TAUB0CMORm for Slave-CH2 and Slave-CH3 for the triangle wave PWM
output function with the dead time, only the CKS (operating clock select) bits
can be set arbitrarily; the other control bits are fixed to the values specified
above. For details, refer to Section 13, Timer Array Unit B (TAUB).
Registers related to TAUB0 CH04, CH06, and CH08 (triangle wave PWM output function with dead time Slave-
CH2*1) (m = 4, 6, and 8)
Function
Register
Bit Position
Bit Name
Set Value
Note
TAUB0
TAUB0
CMORm
15, 14
CKS1
CKS0
Don't
care
*2
The operating clock is set.
13, 12
CCS1
CCS0
0
0
11
MAS
0
10 to 8
STS2
STS1
STS0
1
1
1
7, 6
COS1
COS0
0
0
5
0
4
MD4
1
3
MD3
0
2
MD2
0
1
MD1
1
0
MD0
0
TAUB0
CMURm
1, 0
TIS1
TIS0
0
0
Registers related to TAUB0 CH05, CH07, and CH09 (triangle wave PWM output function with dead time Slave-
CH3*1) (m = 5, 7, and 9)
Function
Register
Bit Position
Bit Name
Set Value
Note
TAUB0
TAUB0
CMORm
15, 14
CKS1
CKS0
Don't
care
*2
The operating clock is set.
13, 12
CCS1
CCS0
0
0
11
MAS
0
10 to 8
STS2
STS1
STS0
1
1
0
7, 6
COS1
COS0
0
0
5
0
4
MD4
0
3
MD3
1
2
MD2
0
1
MD1
0
0
MD0
1
TAUB0
CMURm
1, 0
TIS1
TIS0
0
0
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...