
R01UH0336EJ0102 Rev.1.02
Page 643 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 14 Timer Array Unit J (TAUJ)
14.10 TAUJnTTOUTm Output and INTTAUJnIm Generation
When Counter Starts or Restarts
When the counter starts, it is possible to specify whether an INTTAUJnIm is
generated using the TAUJnCMORm.TAUJnMD0 bit. The effect of the bit
depends on the selected mode, as shown in the following table. The effects of
INTTAUJnIm on TAUJnTTOUTm depend on the selected channel operation
function.
Figure 14-9
INTTAUJnIm Generated When Counter Starts
Figure 14-10
INTTAUJnIm Not Generated When Counter Starts
Table 14-9
Effect of TAUJnCMORm.TAUJnMD0 Bit on Generation of INTTAUJnIm
When Counter Is Triggered
Mode
TAUJnCMO
Rm.TAUJn
MD0 Bit
INTTAUJnIm Generated When
Counter Starts/Restarts or
TAUJnTTINm Input Signal Trigger Is
Detected
Interval timer mode
Capture mode
Count capture mode
0
Not generated
1
Generated
Capture & one-count mode
Capture & gate count mode
0
Not generated
One-count mode
0/1
Not generated, regardless of setting of
TAUJnCMORm.TAUJnMD0 bit
Start of count operation
When TAUJnCMORm.TAUJnMD0 is set to 1,
INTTAUJnIm is generated when the counter starts.
TAUJnTE.TAUJnTEm
INTTAUJnIm
TAUJnTTOUTm
TAUJnCNTm
Start of count operation
TAUJn.CNTm
TAUJnTE.TAUJnTEm
INTTAUJnIm
TAUJnTTOUTm
When TAUJnCMORm.TAUJnMD0 is set to 0,INTTAUJnIm
is not generated at the beginning of count operation.
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...