
R01UH0336EJ0102 Rev.1.02
Page 1218 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 22 Synchronous/Asynchronous Serial Interface H (UARTH)
2
URTHnSLG
Stop bit number selection for transmit data
0: 1 bit
1: 2 bits
•
The stop bit length during data or BF reception is always handled as "1".
•
To use this register with data consistency checking enabled
(URTHnCTL0.URTHnSLDC = 1) during slave operation, set URTHnSLG = 1.
•
Changing this bit is only allowed while transmission is disabled
(URTHnCTL0.URTHnPW = 0 or URTHnCTL0.URTHnTXE = 0).
1
URTHnSLD
Transfer direction selection
0: MSB-first transfer
1: LSB-first transfer
•
When the transmission/reception is performed in the LIN format, set
URTHnSLD to 1.
•
Changing this bit is only allowed while transmission and reception are
disabled (URTHnCTL0.URTHnPW = 0 or URTHnCTL0.URTHnRXE,
URTHnCTL0.URTHnTXE = 0).
0
URTHnSLIT
Transmission interrupt request (URTHnTIT) timing selection
0: URTHnTIT is generated when transmission starts after the data for
transmission have been stored in the transmission shift register.
1: URTHnTIT is generated at transmission completion.
•
Changing this bit is only allowed while transmission is disabled
(URTHnCTL0.URTHnPW = 0 or URTHnCTL0.URTHnTXE = 0).
Table 22-9
URTHnCTL1 Register Contents (3/3)
Bit Position
Bit Name
Function
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...