
R01UH0336EJ0102 Rev.1.02
Page 1321 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 23 A/D Converter
(6)
ADCAnTSELi – A/D Converter Trigger Select Control Register 0
This register specifies the input signals to be used in combination with
hardware start triggers ADCAnTTRGi. Multiple trigger sources can be used
simultaneously.
Access
This register can be read/written in 16-bit units.
It can only be written when the A/D converter is disabled
(ADCAnCTL0.ADCAnCE = 0).
Address
<ADCAn_base0> + 108
H
+ i
4
H
Initial value
0000
H
This register is initialized by any reset.
Note
For units to which the hardware trigger signals are connected, refer to
Table 23-2, Units to which Hardware Trigger Signals are Connected.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADCAnTiSEL[15:00]
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Table 23-12
ADCAnTSELi Register Contents
Bit Position
Bit Name
Function
15 to 0
ADCAnTiSEL
[15:00]
Specifies whether the corresponding input signal is to be used as hardware
start trigger.
0: Not used as hardware start trigger
1: Used as hardware start trigger
Note: The bits corresponding to the triggers that are not implemented in this
product should be cleared to 0.
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...