
R01UH0336EJ0102 Rev.1.02
Page 397 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
Section 13 Timer Array Unit B (TAUB)
This section contains a generic description of the Timer Array Unit B (TAUB).
The first section describes all V850E2/PG4-L specific properties, such as
instances, register base addresses, input/output signal names, etc.The
subsequent sections describe the features that apply to all implementations.
13.1 TAUB Features
Instances
This microcontroller has following number of instances of the Timer Array Unit
B.
Instances index n
Throughout this section, each of the TAUB instances is identified by "n"
(n = 0 ), such as TAUBn channel output mode register (TAUBnTOM).
Channels index m
TAUB has 16 channels. Throughout this section, each channel is dentified by
"m" (m = 0 to 15). Thus, a certain channel is denoted as CHm.
The even numbered channels (m = 0, 2, 4, 6, 8, 10, 12, 14) are denoted as
CHm_even.
The odd numbered channels (m = 1, 3, 5, 7, 9, 11, 13, 15) are denoted as
CHm_odd.
Register addresses
All TAUBn register addresses are given as address offsets to the individual
base addresses <TAUBn_base0>, <TAUBn_base1>.
The base address of each TAUBn is listed in the following table.
Clock supply
All Timer Array Units B provide one clock input.
Table 13-1
Instance of TAUB
TAUB
Instance
1
Name
TAUB0
Table 13-2
Register Base Address <TAUBn_base0> and <TAUBn_base1>
TAUBn Instance
<TAUBn_base0> Address
<TAUBn_base1> Address
TAUB0
FF80 8000
H
FFFF C400
H
Table 13-3
TAUBn Clock Supply
TAUBn Instance
TAUBn Clock
Connected to
TAUB0
PCLK
Clock Controller CKSCLK_006
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...