
R01UH0336EJ0102 Rev.1.02
Page 594 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
13.21 Registers
This section contains a description of all the registers of the 16-bit Timer Array
Unit B.
13.21.1
Overview of TAUBn Registers
TAUBn is controlled and operated by the registers listed below.
One register with one channel is indicated by “m”, which stands for 0 to 15.
Note
The <TAUBn_base> addresses of the registers are defined in the beginning of
this section under the keyword “Register addresses”.
Table 13-121
Overview of TAUBn Registers
Register Name
Abbreviation
Address
TAUBn prescaler registers
TAUBn prescaler clock select register
TAUBnTPS
<TAUBn_base0> + 240
H
TAUBn control registers
TAUBn channel data register m
TAUBnCDRm
<TAUBn_base1> + m × 4
H
TAUBn channel counter register m
TAUBnCNTm
<TAUBn_base1> + 80
H
+ m × 4
H
TAUBn channel mode OS register m
TAUBnCMORm
<TAUBn_base0> + 200
H
+ m × 4
H
TAUBn channel mode user register m
TAUBnCMURm
<TAUBn_base1> + C0
H
+ m × 4
H
TAUBn channel status register m
TAUBnCSRm
<TAUBn_base1> + 140
H
+ m × 4
H
TAUBn channel status clear trigger register m
TAUBnCSCm
<TAUBn_base1> + 180
H
+ m × 4
H
TAUBn channel start trigger register
TAUBnTS
<TAUBn_base1> + 1C4
H
TAUBn channel enable status register
TAUBnTE
<TAUBn_base1> + 1C0
H
TAUBn channel stop trigger register
TAUBnTT
<TAUBn_base1> + 1C8
H
TAUBn output registers
TAUBn channel output enable register
TAUBnTOE
<TAUBn_base1> + 5C
H
TAUBn channel output register
TAUBnTO
<TAUBn_base1> + 58
H
TAUBn channel output mode register
TAUBnTOM
<TAUBn_base0> + 248
H
TAUBn channel output configuration register
TAUBnTOC
<TAUBn_base0> + 24C
H
TAUBn channel output active level register
TAUBnTOL
<TAUBn_base1> + 040
H
TAUBn channel dead time output enable register
TAUBnTDE
<TAUBn_base0> + 250
H
TAUBn channel dead time output level register
TAUBnTDL
<TAUBn_base1> + 54
H
TAUBn simultaneous rewrite registers
TAUBn channel reload data enable register
TAUBnRDE
<TAUBn_base0> + 260
H
TAUBn channel reload data mode register
TAUBnRDM
<TAUBn_base0> + 264
H
TAUBn channel reload data control channel select
register
TAUBnRDS
<TAUBn_base0> + 268
H
TAUBn channel reload data control register
TAUBnRDC
<TAUBn_base0> + 26C
H
TAUBn channel reload data trigger register
TAUBnRDT
<TAUBn_base1> + 44
H
TAUBn channel reload status register
TAUBnRSF
<TAUBn_base1> + 48
H
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...