
R01UH0336EJ0102 Rev.1.02
Page 851 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 15 TSG2 (TSG20)
(b)
Example of Timer Output during TSG2n Timer Operation
The figure below shows the timing chart when TSnCMP0 = 000E
H
, TSnDTC0
= 0002
H
, TSnDTC1 = 0004
H
, and TSnCMPU is set to 0000
H
-0014
H
(excerpt).
In this example, TSnIOC2.TSnOL1-TSnOL6 = 000000
B
.
The range of the active (high level) width of a positive phase (TSG2nO1)
output is 0000
H
≤
TSnCMPU
≤
TSnCMP0 (for the additional pulse). The range
of the active (high level) width of an inverse phase (TSG2nO2) output is
T TSnDTC1
≤
TSnCMPU
≤
T T TSnDTC1.
Figure 15-50
Example of Timer Output during TSG2n Operation in HT-PWM Mode
Note 1.
TSnCMP0 = 000E
H
, TSnDTC0 = 0002
H
, TSnDTC1 = 0004
H
Note 2.
T
D0
: Time depending on setting of the dead time in the TSnDTC0 register
T
D1
: Time depending on setting of the dead time in the TSnDTC1 register
T
S0
: Time decided by compare match of 16-bit sub-counter and the TSnCMPU
register, when TSnCMPU < 16-bit counter minimum value
T
S1
: Time decided by compare match of the 16-bit sub-counter and the
TSnCMPU register, when TSnCMPU > 16-bit counter maximum value
000E
H
(for period setting)
Load (0002)
16-bit counter
16-bit sub-counter
"H"
002
H
(for dead time setting)
004
H
(for dead time setting)
TSnTS bit
TSnCUF flag
TSnSUF flag
TSnCMP0 register
TSnDTC0 register
TSnDTC1 register
[TSnCMPU = 0000
H
]
TSG2nO1 pin
TSG2nO2 pin
[TSnCMPU = 0001
H
]
TSG2nO1 pin
TSG2nO2 pin
[TSnCMPU = 0002
H
]
TSG2nO1 pin
TSG2nO2 pin
[TSnCMPU = 0004
H
]
TSG2nO1 pin
TSG2nO2 pin
[TSnCMPU = 0008
H
]
TSG2nO1 pin
TSG2nO2 pin
[TSnCMPU = 000C
H
]
TSG2nO1 pin
TSG2nO2 pin
[TSnCMPU = 0010
H
]
TSG2nO1 pin
TSG2nO2 pin
[TSnCMPU = 0012
H
]
TSG2nO1 pin
TSG2nO2 pin
[TSnCMPU = 0014
H
]
TSG2nO1 pin
TSG2nO2 pin
0004 0002 0004 0006 0008 000A 000C
000C
"H"
"L"
"L"
"L"
"L"
"L"
"L"
"L"
"L"
"H"
T
S0
T
D0
T
D0
T
D0
T
D0
T
D1
T
D1
T
S1
000A 0000 0002 0004 0006 0008
000E
000A
0010
000C
000E
0012
000C
0014
000A
0012
Load (0010)
0008 0006 0004
000C
000E
0010
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...