
R01UH0336EJ0102 Rev.1.02
Page 1025 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 19 Timer Option Module (TAPA)
(2)
TAPAnCTL1 - TAPAn Control Register 1
This register selects a trigger for the A/D converter.
Access
This register can be read/written in 8-bit units.
Address
<
TAPAn_base0
> + 24
H
Initial value
00
H
This register is initialized by a reset from any source.
7
6
5
4
3
2
1
0
0
0
0
0
TAPAn
ATS3
TAPAn
ATS2
TAPAn
ATS1
TAPAn
ATS0
R
R
R
R
R/W
R/W
R/W
R/W
Table 19-11
Contents of the TAPAnCTL1 Register
Bit Position
Bit Name
Function
3, 2
TAPAn
ATS[3:2]
A/D converter trigger 1 select bits
These control bits specify the signal for output as A/D converter conversion
trigger output 1 (TAPAnTADOUT1).
TAPAn
ATS3
TAPAn
ATS2
Description
0
0
Outputs INT while the master channel is in the
down state.
0
1
Outputs INT while the master channel is in the up
state.
1
0
Outputs INT while the master channel is in the
down/up state.
1
1
Outputs INT and a valley interrupt of the master
channel (TAPAnTIVLYn0) while the master
channel is in the down/up state.
1, 0
TAPAn
ATS[1:0]
A/D converter trigger 0 select bits
These control bits specify the signal for output as A/D converter conversion
trigger output 0 (TAPAnTADOUT0).
TAPAn
ATS1
TAPAn
ATS0
Description
0
0
Outputs INT while the master channel is in the
down state.
0
1
Outputs INT while the master channel is in the up
state.
1
0
Outputs INT while the master channel is in the
down/up state.
1
1
Outputs INT and a valley interrupt of the master
channel (TAPAnTIVLY0) while the master channel
is in the down/up state.
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...