
R01UH0336EJ0102 Rev.1.02
Page 611 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
(3)
TAUBnTOC - TAUBn channel output configuration register
This register specifies the output mode of each channel in combination with
TAUBnTOMm.
Access
Readable/writable in 16-bit units. Writable only while the counter is stopped
(TAUBnTE.TAUBnTEm = 0).
Address
<TAUBn_base0> + 24C
H
Initial value
0000
H
This register is initialized by any reset source.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TAUB
nTOC
15
TAUB
nTOC
14
TAUB
nTOC
13
TAUB
nTOC
12
TAUB
nTOC
11
TAUB
nTOC
10
TAUB
nTOC
09
TAUB
nTOC
08
TAUB
nTOC
07
TAUB
nTOC
06
TAUB
nTOC
05
TAUB
nTOC
04
TAUB
nTOC
03
TAUBn
TOC
02
TAUBn
TOC
01
TAUBn
TOC
00
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Table 13-135
Description of TAUBnTOC Register
Bit Position Bit Name
Function
15 to 0
TAUBn
TOCm
Specifies an output mode.
0: Operating mode 1
1: Operating mode 2
As listed below, the output mode depends on the setting of
TAUBnTOM.TAUBnTOMm.
TOMm
TOCm
Functional Description
0
0
Toggle mode: Toggle operation is conducted
when INTTAUBnIm occurs.
1
Set/reset mode: Set when INTTAUBnIm occurs
at the beginning of count operation, and reset
when INTTAUBnlm is caused by detection of a
match between TAUBnCNTm and
TAUBnCDRm.
1
0
Synchronous channel operating mode 1: Set
when INT occurs on master channels, and
reset when INT occurs on slave channels.
1
Synchronous channel operating mode 2: Set
when INTTAUBnIm occurs in count-down
status, and reset when INTTAUBnIm occurs in
count-up status.
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...