
R01UH0336EJ0102 Rev.1.02
Page 829 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 15 TSG2 (TSG20)
(a) When TSnCMP0 and TSnCMP1 to TSnCMP12 are Not Rewritten during
Timer Operation
Figure 15-40
Basic Operation Flow of PWM Mode (1/2)
· Setting of PWM mode
(TSnCTL0.TSnMD1 and TSnMD0 = 00
B
)
· Setting of compare register
(TSnCMP0 to TSnCMP12 registers)
· Setting of PWM output
· Setting of interrupt (TSnCTL4.TSnPIE = 1)
Upon match of 16-bit counter and
TSnCMPm (m = 2, 4, 6, 8, 10, 12) buffer register (set timing),
TSG2nO1 to TSG2nO6 output active level.
Initial setting
Timer operation enabled (TSnTRG0.TSnTS = 1)
Transfer the values of TSnCMP0 to TSnCMP12 registers
to TSnCMP0 to TSnCMP12 buffer registers.
Upon match of 16-bit counter and TSnCMPk
(k = 1, 3, 5, 7, 9, 11)
buffer register (clear timing),
TSG2nO1 to TSG2nO6 output inactive level.
Upon match of 16-bit counter and TSnCMP0 buffer register,
clear and start of 16-bit counter
INTTSG2nIm
interrupt generated
(m = 02, 04, 06, 08, 10, 12)
INTTSG2nIk
interrupt generated
(k = 01, 03, 05, 07, 09, 11)
INTTSG2nI00,
INTTSG2nIPEK
interrupts generated
START
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...