
R01UH0336EJ0102 Rev.1.02
Page 1209 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 22 Synchronous/Asynchronous Serial Interface H (UARTH)
Section 22 Synchronous/Asynchronous Serial
Interface H (UARTH)
22.1 UARTHn Features
Instances
This product has 2 instances of the synchronous/asynchronous serial interface
H (UARTHn).
Instances index n
Throughout this section, the instance of a synchronous/asynchronous serial
interface H is identified by the index "n" (n = 0, 1), for example, URTHnCTL0
for the UARTHn control register 0.
Register
addresses
All UARTHn register addresses are given as offsets from the individual base
addresses, <URTHn_base0> and <URTHn_base1>.
The <URTHn_base0> and <URTHn_base1> addresses of each UARTHn are
listed in the following table.
Clock supply
A single clock signal is input to each UARTHn as follows.
I/O signals
The I/O signals of the UARTHn are listed in the table below.
Table 22-1
Instances of UARTHn
Synchronous/Asynchronous Serial Interface H
Instances
2
Name
UARTHn
Table 22-2
UARTHn Register Base Addresses <URTHn_base0> and
<URTHn_base1>
UARTHn
<URTHn_base0> Address
<URTHn_base1> Address
UARTH0
FF5C0000
H
FFFFEA00
H
UARTH1
FF5D0000
H
FFFFEB00
H
Table 22-3
UARTHn Clock Supply
UARTHn
UARTHn Clock
Connected to
UARTH0
PCLK
Clock controller
UARTH1
Table 22-4
UARTH I/O Signals
UARTHn Signals
Function
Connected to
URTHnTXD
Transmit data output
Port URTHnTXD
URTHnRXD
Receive data input
Port URTHnRXD
URTHnSC
Synchronizing clock input/output
Port URTHnSC
URTHnRTS
Handshake signal output
Port URTHnRTS
URTHnCTS
Handshake signal input
Port URTHnCTS
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...