
R01UH0336EJ0102 Rev.1.02
Page 1270 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 23 A/D Converter
Section 23 A/D Converter
23.1 ADCA Features
This product incorporates the A/D converter (ADC).
Specifications are given in the following table.
Note 1. All the register addresses related to the A/D converter that are described in this section are defined as
address offsets from the base addresses given in the above table.
Caution
Undefined bits should be used with the initial value settings.
The following table shows the unit to which each signal is connected.
Product
µ
PD70F4154
µ
PD70F4155
ADC
Instance (represented by n)
1 (n = 0)
Number of analog input pins (represented by m)
18 (m = 1 to 18)
Number of channel groups (represented by i)
3 (i = 0 to 2)
Register base address
<ADCAn_base0>
*
1
FF81 D000
H
<ADCAn_base1>
*
1
FFFF DC00
H
Resolution
10 or 12 bits
Conversion result check
Available
Discharge
Available
Hardware trigger expansion
Available
Channel sample and hold (represented by x)
6 (x = 1 to 6)
Corresponds to m
= 1 to 6
Supplied clock
PCLK
Table 23-1
ADCAn Interrupt Requests
Signal Name
Function
Connected to
Unit
Signal
INTADCA0Ti
A/D conversion end interrupt for CGi
Interrupt controller,
DMA
INTADCA0Ii
INTADCA0TLLT
Latest conversion latch and timing signal Interrupt controller
INTADCA0LLT
INTADCA0TERR
Error interrupt
Interrupt controller,
DMA
INTADCA0ERR
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...