ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
774
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
6.16.7 Register Description
ADC Data Registers (EADC_DAT0~ EADC_DAT12)
Register
Offset
R/W Description
Reset Value
EADC_DAT0
0x00
R
ADC Data Register 0 for Sample Module 0
0x0000_0000
EADC_DAT1
0x04
R
ADC Data Register 1 for Sample Module 1
0x0000_0000
EADC_DAT2
0x08
R
ADC Data Register 2 for Sample Module 2
0x0000_0000
EADC_DAT3
0x0C
R
ADC Data Register 3 for Sample Module 3
0x0000_0000
EADC_DAT4
0x10
R
ADC Data Register 4 for Sample Module 4
0x0000_0000
EADC_DAT5
0x14
R
ADC Data Register 5 for Sample Module 5
0x0000_0000
EADC_DAT6
0x18
R
ADC Data Register 6 for Sample Module 6
0x0000_0000
EADC_DAT7
0x1C
R
ADC Data Register 7 for Sample Module 7
0x0000_0000
EADC_DAT8
0x20
R
ADC Data Register 8 for Sample Module 8
0x0000_0000
EADC_DAT9
0x24
R
ADC Data Register 9 for Sample Module 9
0x0000_0000
EADC_DAT10
0x28
R
ADC Data Register 10 for Sample Module 10
0x0000_0000
EADC_DAT11
0x2C
R
ADC Data Register 11 for Sample Module 11
0x0000_0000
EADC_DAT12
0x30
R
ADC Data Register 12 for Sample Module 12
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
VALID
OV
15
14
13
12
11
10
9
8
RESULT
7
6
5
4
3
2
1
0
RESULT
Bits
Description
[31:18]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[17]
VALID
Valid Flag
This bit is set to 1 when corresponding sample module channel analog input conversion is
completed and cleared by hardware after EADC_DAT register is read.
0 = Data in RESULT[11:0] bits is not valid.
1 = Data in RESULT[11:0] bits is valid.