ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
505
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
PWM Capture Control Register (PWM_CAPCTL)
Register
Offset
R/W Description
Reset Value
PWM_CAPCTL
0x204
R/W PWM Capture Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
FCRLDEN5
FCRLDEN4
FCRLDEN3
FCRLDEN2
FCRLDEN1
FCRLDEN0
23
22
21
20
19
18
17
16
Reserved
RCRLDEN5
RCRLDEN4
RCRLDEN3
RCRLDEN2
RCRLDEN1
RCRLDEN0
15
14
13
12
11
10
9
8
Reserved
CAPINV5
CAPINV4
CAPINV3
CAPINV2
CAPINV1
CAPINV0
7
6
5
4
3
2
1
0
Reserved
CAPEN5
CAPEN4
CAPEN3
CAPEN2
CAPEN1
CAPEN0
Bits
Description
[31:30]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[29]
FCRLDEN5
PWM Channel 5 Falling Capture Reload Enable Bits
0 = Falling capture reload counter Disabled.
1 = Falling capture reload counter Enabled.
[28]
FCRLDEN4
PWM Channel 4 Falling Capture Reload Enable Bits
0 = Falling capture reload counter Disabled.
1 = Falling capture reload counter Enabled.
[27]
FCRLDEN3
PWM Channel 3 Falling Capture Reload Enable Bits
0 = Falling capture reload counter Disabled.
1 = Falling capture reload counter Enabled.
[26]
FCRLDEN2
PWM Channel 2 Falling Capture Reload Enable Bits
0 = Falling capture reload counter Disabled.
1 = Falling capture reload counter Enabled.
[25]
FCRLDEN1
PWM Channel 1 Falling Capture Reload Enable Bits
0 = Falling capture reload counter Disabled.
1 = Falling capture reload counter Enabled.
[24]
FCRLDEN0
PWM Channel 0 Falling Capture Reload Enable Bits
0 = Falling capture reload counter Disabled.
1 = Falling capture reload counter Enabled.
[23:22]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[21]
RCRLDEN5
PWM Channel 5 Rising Capture Reload Enable Bits
0 = Rising capture reload counter Disabled.
1 = Rising capture reload counter Enabled.