ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
398
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
Timer PWM Synchronous Trigger Register (TIMERx PWMSTRG)
Register
Offset
R/W Description
Reset Value
TIMER0_PWMSTRG
T0x98
W
Timer0 PWM Synchronous Trigger Register
0x0000_0000
TIMER2_PWMSTRG
T0x98
W
Timer2 PWM Synchronous Trigger Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
STRGEN
Bits
Description
[31:1]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[0]
STRGEN
PWM Counter Synchronous Trigger Enable Bit (Write Only)
PMW counter synchronous function is used to make selected PWM channels (include
TIMER0/1/2/3 PWM, TIMER0/1 PWM and TIMER2/3 PWM) start counting or clear counter
at the same time according to TIMERx_PWMSCTL setting.
Note:
This bit is only available in TIMER0 and TIMER2.