ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
328
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
PDMA Channel Reset Register (PDMA_CHRST)
Register
Offset
R/W Description
Reset Value
PDMA_CHRST
P 0x460 R/W PDMA Channel Reset Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
CH15RST
CH14RST
CH13RST
CH12RST
CH11RST
CH10RST
CH9RST
CH8RST
7
6
5
4
3
2
1
0
CH7RST
CH6RST
CH5RST
CH4RST
CH3RST
CH2RST
CH1RST
CH0RST
Bits
Description
[31:16]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[15]
CH15RST
Channel 15 Reset
0 = corresponding channel 15 not reset.
1 = corresponding channel 15 is reset.
Note 1:
This bit will be cleared automatically after finishing reset.
Note 2 :
Set this bit to 1 will also clear corresponding bit of PDMA_CHCTL.
[14]
CH14RST
Channel 14 Reset
0 = corresponding channel 14 not reset.
1 = corresponding channel 14 is reset.
Note 1:
This bit will be cleared automatically after finishing reset.
Note 2 :
Set this bit to 1 will also clear corresponding bit of PDMA_CHCTL.
[13]
CH13RST
Channel 13 Reset
0 = corresponding channel 13 not reset.
1 = corresponding channel 13 is reset.
Note 1 :
This bit will be cleared automatically after finishing reset.
Note 2 :
Set this bit to 1 will also clear corresponding bit of PDMA_CHCTL.
[12]
CH12RST
Channel 12 Reset
0 = corresponding channel 12 not reset.
1 = corresponding channel 12 is reset.
Note 1:
This bit will be cleared automatically after finishing reset.
Note 2 :
Set this bit to 1 will also clear corresponding bit of PDMA_CHCTL.
[11]
CH11RST
Channel 11 Reset
0 = corresponding channel 11 not reset.
1 = corresponding channel 11 is reset.
Note 1:
This bit will be cleared automatically after finishing reset.