ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
474
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
PWM Brake Edge Detect Control Register 0_1, 2_3, 4_5 (PWM_BRKCTL0_1, 2_3, 4_5)
Register
Offset
R/W Description
Reset Value
PWM_BRKCTL0_1
0xC8
R/W PWM Brake Edge Detect Control Register 0/1
0x0000_0000
PWM_BRKCTL2_3
0xCC
R/W PWM Brake Edge Detect Control Register 2/3
0x0000_0000
PWM_BRKCTL4_5
0xD0
R/W PWM Brake Edge Detect Control Register 4/5
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
EADCLBEN
Reserved
23
22
21
20
19
18
17
16
Reserved
EADCEBEN
BRKAODD
BRKAEVEN
15
14
13
12
11
10
9
8
SYSLBEN
Reserved
BRKP1LEN
BRKP0LEN
Reserved
7
6
5
4
3
2
1
0
SYSEBEN
Reserved
BRKP1EEN
BRKP0EEN
Reserved
Bits
Description
[31:29]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write
with reset value.
[28]
EADCLBEN
Enable EADC Result Monitor (EADCRM) As Level-detect Brake Source (Write
Protected)
0 = EADCRM as level-detect brake source Disabled.
1 = EADCRM as level-detect brake source Enabled.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[27:21]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write
with reset value.
[20]
EADCEBEN
Enable ADC Result Monitor (EADCRM) As Edge-detect Brake Source (Write
Protected)
0 = EADCRM as edge-detect brake source Disabled.
1 = EADCRM as edge-detect brake source Enabled.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[19:18]
BRKAODD
PWM Brake Action Select for Odd Channel (Write Protected)
00 = PWM0 brake event will not affect odd channels output.
01 = PWM odd channel output tri-state when PWM0 brake event happened.
10 = PWM odd channel output low level when PWM0 brake event happened.
11 = PWM odd channel output high level when PWM0 brake event happened.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[17:16]
BRKAEVEN
PWM Brake Action Select for Even Channel (Write Protected)
00 = PWM0 brake event will not affect even channels output.
01 = PWM even channel output tri-state when PWM0 brake event happened.
10 = PWM even channel output low level when PWM0 brake event happened.