ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
658
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
I2C Slave Address Register (ADDRx)
Register
Offset
R/W Description
Reset Value
I2C_ADDR0
0x04
R/W I
2
C Slave Address Register0
0x0000_0000
I2C_ADDR1
0x18
R/W I
2
C Slave Address Register1
0x0000_0000
I2C_ADDR2
0x1C
R/W I
2
C Slave Address Register2
0x0000_0000
I2C_ADDR3
0x20
R/W I
2
C Slave Address Register3
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
ADDR
7
6
5
4
3
2
1
0
ADDR
GC
Bits
Description
[31:11]
Reserved
Reserved. Any values read should be ignored. When writing to this field always write with
reset value.
[10:1]
ADDR
I
2
C Address
The content of this register is irrelevant when I
2
C is in Master mode. In the slave mode, the
seven most significant bits must be loaded with the chip’s own address. The I
2
C hardware
will react if either of the address is matched.
Note:
When software set 10’h000, the address cannot be used.
[0]
GC
General Call Function
0 = General Call Function Disabled.
1 = General Call Function Enabled.