ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
282
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
Destination Address Register (PDMA_DSCTn_DA)
Register
Offset
R/W Description
Reset Value
PDMA_DSCT0_DA
P 0x08
R/W Destination Address Register of PDMA Channel 0
0xXXXX_XXXX
PDMA_DSCT1_DA
P 0x18
R/W Destination Address Register of PDMA Channel 1
0xXXXX_XXXX
PDMA_DSCT2_DA
P 0x28
R/W Destination Address Register of PDMA Channel 2
0xXXXX_XXXX
PDMA_DSCT3_DA
P 0x38
R/W Destination Address Register of PDMA Channel 3
0xXXXX_XXXX
PDMA_DSCT4_DA
P 0x48
R/W Destination Address Register of PDMA Channel 4
0xXXXX_XXXX
PDMA_DSCT5_DA
P 0x58
R/W Destination Address Register of PDMA Channel 5
0xXXXX_XXXX
PDMA_DSCT6_DA
P 0x68
R/W Destination Address Register of PDMA Channel 6
0xXXXX_XXXX
PDMA_DSCT7_DA
P 0x78
R/W Destination Address Register of PDMA Channel 7
0xXXXX_XXXX
PDMA_DSCT8_DA
P 0x88
R/W Destination Address Register of PDMA Channel 8
0xXXXX_XXXX
PDMA_DSCT9_DA
P 0x98
R/W Destination Address Register of PDMA Channel 9
0xXXXX_XXXX
PDMA_DSCT10_DA
P 0xA8
R/W Destination Address Register of PDMA Channel 10
0xXXXX_XXXX
PDMA_DSCT11_DA
P 0xB8
R/W Destination Address Register of PDMA Channel 11
0xXXXX_XXXX
PDMA_DSCT12_DA
P 0xC8
R/W Destination Address Register of PDMA Channel 12
0xXXXX_XXXX
PDMA_DSCT13_DA
P 0xD8
R/W Destination Address Register of PDMA Channel 13
0xXXXX_XXXX
PDMA_DSCT14_DA
P 0xE8
R/W Destination Address Register of PDMA Channel 14
0xXXXX_XXXX
PDMA_DSCT15_DA
P 0xF8
R/W Destination Address Register of PDMA Channel 15
0xXXXX_XXXX
31
30
29
28
27
26
25
24
DA
23
22
21
20
19
18
17
16
DA
15
14
13
12
11
10
9
8
DA
7
6
5
4
3
2
1
0
DA
Bits
Description
[31:0]
DA
PDMA Transfer Destination Address Register
This field indicates a 32-bit destination address of PDMA controller.
Note:
The reset value of this field will be different every time powered chip.