MODE L 3562A
DMAPO I N TER
DMARST
FC LK, FCLKL
M RST
OSH, OS2L, OS3L
OS3E N L
P LG R1 L, PLGR2L
P LG RA N T
P LRQL
PXGO
TEST1 L
TEST2L
WRI BCCM D L
C I RC U I T DESC R I PT I O N S
Clock for DMA Pointer Register
DMA reset
5.1 2 MHz clock signals
Master reset signal
Data val id strobes for mode words 1 and 2 and external parallel
AID data on the data bus
Data valid strobe for external parallel AID data on the data bus
Signals from the paral lel input control bl ock which contro l the
input of d ata from G lobal RAM to the digital fi lters.
AID self test in put to fi lter ICs
LO self test input to filter ICs
Write input buffer contro l command. Clocks data i nto the
command register
6-57
Summary of Contents for 3562A
Page 2: ......
Page 6: ......
Page 16: ...GEN ERAL INFORMATION MODEL 3562 T bJe 1 3 Specifications cont 1 10 ...
Page 20: ......
Page 24: ......
Page 126: ......
Page 128: ......
Page 150: ......
Page 152: ......
Page 160: ......
Page 196: ......
Page 198: ......
Page 206: ......
Page 207: ...MODEL 3562A CR Cl ...
Page 209: ...MODE L 3562A Cl ...
Page 211: ... ...
Page 213: ...r A1 a pQWERSuP PLY I 03562 66518 REV A REV 8 8MPOUT 58 58 FRONT REAR P ANEL ii O N ...
Page 214: ... C401 8S1 15ISI t 1 J400 ...
Page 217: ... ...
Page 220: ......
Page 221: ... ...
Page 224: ...A3 CQVLCLI A3 ...
Page 231: ...S V InO 3J nOS N I l3 3 1 1 1X3 NI 31dWVS lX3 H l 1 3 NNVH I 0 Ioe J ...
Page 237: ...Sample Clock SAMP DS DATA oe _ _ _ _ _ BUS NOTE FULL SPA BASi BAI MODE ...
Page 246: ......
Page 259: ...WRITEL A22L l cc E Vl 8 MHz A23L ASL Inverting A1L A21 L D rivers r ...
Page 305: ...c c I O Sequencer S r J Sequence Decoder ...
Page 320: ......
Page 324: ...EXT TRIGGER TRIG 1 TRIG 2 CALTRIG CNTLD COMI W CNTCLK LDTRGL RESETL ...
Page 327: ... RH r I N EXT BUFFER SAMPLE _ _ _ IN ...
Page 450: ......
Page 488: ......
Page 492: ......
Page 536: ......
Page 552: ......
Page 570: ......