C I RCUIT DESCR I PTIONS
MOD E L 3562A
6-22
DE STA
DESTB
DMID
DSA START
DSA STOP
DSE L
E N lD l
F RE E R U N
lDCH1
lDCH2
l D T R G
DESTI NATION A, DESTI NAT I ON B
These control signals determine where the serial control word (CNTLD) is
sent.
DESTA
DESTB
o
0
o
1
1
0
1
1
MIDDLE DATA
Assemb ly
A30 Analog Source (LDSRC)
A31 Trigger (LDTRG)
A33 Channel 1
&
A32 ADC 1 (LDCH1 )
A35 Channel 2
&
A34 ADC 2 (LDCH2)
DMID is the A4 Local Oscillator input signal before the multipl ier. This
signal goes to the status register.
DSA START, DSA STOP
These control signals are used for the signatu re analysis start and stop bits.
DIVI D E R SE LECT
Signal from the control registers that selects the mu ltipl ied sample rate
or the divided sample rate for the bu rst control circuit and the noise
generator. A high selects the divided sample rate. (Refer to DA, DB for chart)
ENABLE LOAD
Active Low
Enable load from the control registers determines when the serial command
word (CNTLD) is sent to the A30 Analog Sou rce, the A31 Trigger, The A33,
A35 I nput boards, or the A32, A34 ADC boards.
FRE E RUN
Signal from the control registers. When in the freerun mode, this signal is
high.
LOAD
These signals are used to monitor the load pu lses to the analog assembl ies.
N SR
NOI S E S H I FT REG ISTE R DATA
This is the data that is sh ifted into the noise filter. I n normal operation this
includes the addition of the analog random noise. The analog random noise
is disabled in the test mode.
SE lCNTRSl
SE LECT COUNTE RS
Active Low
STAT U S l
This signal from the device decoder PAL along with DSA1 and DSA2 enables
the counters for programming.
STATUS
When STE ST is active, the d igital source is in the self-test mode. STEST
is from the device decoder PAL to the test register. STEST latches the self
test data word into the test register.
Summary of Contents for 3562A
Page 2: ......
Page 6: ......
Page 16: ...GEN ERAL INFORMATION MODEL 3562 T bJe 1 3 Specifications cont 1 10 ...
Page 20: ......
Page 24: ......
Page 126: ......
Page 128: ......
Page 150: ......
Page 152: ......
Page 160: ......
Page 196: ......
Page 198: ......
Page 206: ......
Page 207: ...MODEL 3562A CR Cl ...
Page 209: ...MODE L 3562A Cl ...
Page 211: ... ...
Page 213: ...r A1 a pQWERSuP PLY I 03562 66518 REV A REV 8 8MPOUT 58 58 FRONT REAR P ANEL ii O N ...
Page 214: ... C401 8S1 15ISI t 1 J400 ...
Page 217: ... ...
Page 220: ......
Page 221: ... ...
Page 224: ...A3 CQVLCLI A3 ...
Page 231: ...S V InO 3J nOS N I l3 3 1 1 1X3 NI 31dWVS lX3 H l 1 3 NNVH I 0 Ioe J ...
Page 237: ...Sample Clock SAMP DS DATA oe _ _ _ _ _ BUS NOTE FULL SPA BASi BAI MODE ...
Page 246: ......
Page 259: ...WRITEL A22L l cc E Vl 8 MHz A23L ASL Inverting A1L A21 L D rivers r ...
Page 305: ...c c I O Sequencer S r J Sequence Decoder ...
Page 320: ......
Page 324: ...EXT TRIGGER TRIG 1 TRIG 2 CALTRIG CNTLD COMI W CNTCLK LDTRGL RESETL ...
Page 327: ... RH r I N EXT BUFFER SAMPLE _ _ _ IN ...
Page 450: ......
Page 488: ......
Page 492: ......
Page 536: ......
Page 552: ......
Page 570: ......