To A l l
Functional
Blocks in
Test Mode
TEST
R E G I ST E R
STAT U S
REG I ST E R S
S E LCNTRSL
A1
A2
RDPH1 L
RDPH2L
T I M I N G
CONTROL
I nput
Receiver
PHASE
RESOLUTION
C I RC U I T
BFST
ARMEDL
From All
To .LO and
Functional
D FLTR CONT
Blocks
roR
M U LT I PLI E R
!
6-A 1
e Digital Source Block Diagram
;
SELCNTRSL
Noise
Generator
LD1 6L
Control L
B U RST
CONTROL
SYNC
BURSTEN
NCLK
Co mmand Word
CONTROL
R E G ISTE RS
To All
Functional
Blocks
DACDAT
Data to
Analog Source
Inp
log Source
ut Boards
ger Board
C Boards
Trig
AD
6-25/6-26
Summary of Contents for 3562A
Page 2: ......
Page 6: ......
Page 16: ...GEN ERAL INFORMATION MODEL 3562 T bJe 1 3 Specifications cont 1 10 ...
Page 20: ......
Page 24: ......
Page 126: ......
Page 128: ......
Page 150: ......
Page 152: ......
Page 160: ......
Page 196: ......
Page 198: ......
Page 206: ......
Page 207: ...MODEL 3562A CR Cl ...
Page 209: ...MODE L 3562A Cl ...
Page 211: ... ...
Page 213: ...r A1 a pQWERSuP PLY I 03562 66518 REV A REV 8 8MPOUT 58 58 FRONT REAR P ANEL ii O N ...
Page 214: ... C401 8S1 15ISI t 1 J400 ...
Page 217: ... ...
Page 220: ......
Page 221: ... ...
Page 224: ...A3 CQVLCLI A3 ...
Page 231: ...S V InO 3J nOS N I l3 3 1 1 1X3 NI 31dWVS lX3 H l 1 3 NNVH I 0 Ioe J ...
Page 237: ...Sample Clock SAMP DS DATA oe _ _ _ _ _ BUS NOTE FULL SPA BASi BAI MODE ...
Page 246: ......
Page 259: ...WRITEL A22L l cc E Vl 8 MHz A23L ASL Inverting A1L A21 L D rivers r ...
Page 305: ...c c I O Sequencer S r J Sequence Decoder ...
Page 320: ......
Page 324: ...EXT TRIGGER TRIG 1 TRIG 2 CALTRIG CNTLD COMI W CNTCLK LDTRGL RESETL ...
Page 327: ... RH r I N EXT BUFFER SAMPLE _ _ _ IN ...
Page 450: ......
Page 488: ......
Page 492: ......
Page 536: ......
Page 552: ......
Page 570: ......