S E RV I C E
MOD E L 3562A
8-1 08
G LO BAL I NT E RFACE TEST
This tests moves (copies) a block of data from one area of global RAM to another area.
It exercises both interrupt circu its and the address circu itry besides testing the global inter
face circu its.
The CPU instructs the FFT to do a block move, waits for the FFT to signal that it has finished
the process, and then compares val ues of the two areas of RAM to determ ine whether
the data copied !s identical to the original data.
B. A9 Signature Analysis Tests
There are three digital signature tests designed to test the digital circu its on the FFT board.
These tests are referred to by number as tests 1 , 2, and 3.
Test 1 tests the program ROMs (U301 and U303) and, to a lim ited extent, the TMS320
microprocessor. See table A9-2 for the signatures of test 1 . With J3 and J4 in the test position
(marked with a "T") the ROM output l ines are d isconnected and the TMS320 data l i nes
are grou nded. This test may be used to test the i nput and output signals of the ROM
i ntegrated circu its. The operation of the m icroprocessor is partially verified by this test
because the add ress l ine outputs of the TMS320 are identical to the ROM input l ines.
Test 2 may be used to test most of the circu its on the FFT board. The only exceptions
are the global bus interface circu its. These require a special clock and are covered in test 3.
Test 3 may be used to test the global bus interface circu its (U51 1 through U51 6) and the
coefficient ROM outputs (U31 5 and U31 7). This test uses the memory grant signal on test
point 3 as a clock. See the table for test 3.
Perform the fol lowing steps to configure the instrument for any of the three digital signature
tests:
•
Disconnect the power cable.
•
Put the FFT board on an extender card. All jumpers should be in the normal (N)
position.
•
Select the signature test you wish to perform.
•
Connect and configure the signature analyzer as described in the tab le at the
beginn ing of the test you wish to perform.
•
Connect the power cable and tu rn on power.
1 . Digital Signatu re Test 1
Table A9-1
FFT Signature Analyzer Setup #1
Signal
Polarity
Connection
G round
A7 ) 5-1
Clock
Neg edge
A7 ) 5-3
Stop
Neg edge
A7 ) 5-4
Start
Pos edge
A7 ) 5-5
Summary of Contents for 3562A
Page 2: ......
Page 6: ......
Page 16: ...GEN ERAL INFORMATION MODEL 3562 T bJe 1 3 Specifications cont 1 10 ...
Page 20: ......
Page 24: ......
Page 126: ......
Page 128: ......
Page 150: ......
Page 152: ......
Page 160: ......
Page 196: ......
Page 198: ......
Page 206: ......
Page 207: ...MODEL 3562A CR Cl ...
Page 209: ...MODE L 3562A Cl ...
Page 211: ... ...
Page 213: ...r A1 a pQWERSuP PLY I 03562 66518 REV A REV 8 8MPOUT 58 58 FRONT REAR P ANEL ii O N ...
Page 214: ... C401 8S1 15ISI t 1 J400 ...
Page 217: ... ...
Page 220: ......
Page 221: ... ...
Page 224: ...A3 CQVLCLI A3 ...
Page 231: ...S V InO 3J nOS N I l3 3 1 1 1X3 NI 31dWVS lX3 H l 1 3 NNVH I 0 Ioe J ...
Page 237: ...Sample Clock SAMP DS DATA oe _ _ _ _ _ BUS NOTE FULL SPA BASi BAI MODE ...
Page 246: ......
Page 259: ...WRITEL A22L l cc E Vl 8 MHz A23L ASL Inverting A1L A21 L D rivers r ...
Page 305: ...c c I O Sequencer S r J Sequence Decoder ...
Page 320: ......
Page 324: ...EXT TRIGGER TRIG 1 TRIG 2 CALTRIG CNTLD COMI W CNTCLK LDTRGL RESETL ...
Page 327: ... RH r I N EXT BUFFER SAMPLE _ _ _ IN ...
Page 450: ......
Page 488: ......
Page 492: ......
Page 536: ......
Page 552: ......
Page 570: ......