MODE L 3562A
FAU LT I SOLAT I O N
Table 7-3 LEDs Pass Sequence
"" Time
B inary
H ex
Visible
Description
0000 01 01
05
1 s
System Processor test
0001 1 1 1 0
1 E
2.5s
Starting Program ROM
check sum
1 01 1 0101
B5
3 .6s
Starti ng G lobal RAM
Test
1 01 1 01 1 0
B6
1 5s
Starting h igh-level
power-u p test
1 01 1 01 1 1
B7
Remains Lit
Power-up Tests
finished
For A2 System CPU, A3 Program ROM, and system bus test fai l u res, the power-up
sequence stops on the fi rst fai l u re and displays the pass/error code, then stops.
For the G l obal RAM test fai l u res (chart line #22 to #29), the power-u p sequence
d isplays Hex B5 while the test tries to isolate the fai l u re (up to 3.5 m i nutes !), then
one of the fol lowi ng occurs:
a. B5 (Hex) continues to be d isplayed on the A2 Test LE Ds.
b. Another G l obal RAM test pass/eiror code is displayed and the sequence stops.
5. If the L E Ds pass sequence does not occu r, A2 DS1 is on, or the instru ment does
not d isplay the special function menu when SPCL FCTN is pressed; go to part C .
6 . If the L E Ds pass sequence occurs and the instrument responds when SPC L FCTN
is pressed (the special fu nction menu is disp layed) but the display is defective,
an assem bl on the
.
7. If the L E Ds pass seq uence occurs but the instru ment does not respond when
SPCL FCTN is pressed, a control l ine may be defective, go to paragraph 7-1 0, "Control
Line Test".
B.
Perform this proced u re (steps 1 through 1 3) if the d isplay is defective but the L E Ds
pass sequence occu rs and the instrument responds when SPC L FCTN is pressed:
1 . Press the line switch off.
2. Remove the fol lowing assemblies:
A5 D igital Fi lter
A7 FPP
A9 FFT
7-9
Summary of Contents for 3562A
Page 2: ......
Page 6: ......
Page 16: ...GEN ERAL INFORMATION MODEL 3562 T bJe 1 3 Specifications cont 1 10 ...
Page 20: ......
Page 24: ......
Page 126: ......
Page 128: ......
Page 150: ......
Page 152: ......
Page 160: ......
Page 196: ......
Page 198: ......
Page 206: ......
Page 207: ...MODEL 3562A CR Cl ...
Page 209: ...MODE L 3562A Cl ...
Page 211: ... ...
Page 213: ...r A1 a pQWERSuP PLY I 03562 66518 REV A REV 8 8MPOUT 58 58 FRONT REAR P ANEL ii O N ...
Page 214: ... C401 8S1 15ISI t 1 J400 ...
Page 217: ... ...
Page 220: ......
Page 221: ... ...
Page 224: ...A3 CQVLCLI A3 ...
Page 231: ...S V InO 3J nOS N I l3 3 1 1 1X3 NI 31dWVS lX3 H l 1 3 NNVH I 0 Ioe J ...
Page 237: ...Sample Clock SAMP DS DATA oe _ _ _ _ _ BUS NOTE FULL SPA BASi BAI MODE ...
Page 246: ......
Page 259: ...WRITEL A22L l cc E Vl 8 MHz A23L ASL Inverting A1L A21 L D rivers r ...
Page 305: ...c c I O Sequencer S r J Sequence Decoder ...
Page 320: ......
Page 324: ...EXT TRIGGER TRIG 1 TRIG 2 CALTRIG CNTLD COMI W CNTCLK LDTRGL RESETL ...
Page 327: ... RH r I N EXT BUFFER SAMPLE _ _ _ IN ...
Page 450: ......
Page 488: ......
Page 492: ......
Page 536: ......
Page 552: ......
Page 570: ......