![Freescale Semiconductor MCF54455 Reference Manual Download Page 916](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541916.webp)
Freescale Semiconductor
A-1
Appendix A
Revision History
This appendix lists major changes between versions of the MCF54455RM document.
A.1
Changes Between Rev. 2 and Rev. 3
Table A-1. Rev. 2 to Rev. 3 Changes
Chapter
Description
Overview
Added PCI as feature on 256-pin devices in family comparison table. On these devices the PCI_AD bus is limited
to 24-bits.
SRAM
Corrected minimum core frequency in Features list from 18.75 MHz to 75 MHz
Added RAMBAR[D/I] bit.
CCM
Corrected FB_AD[7:5] - Flexbus, PCI, Port Size Mode (256-pin Devices) entry in Parallel Configuration During Reset
table to match table in CCR Field Descriptions 256-pin’s FBCONFIG field.
In Serial Configuration During Reset table, changed Pins Affected column for PCI and Flexbus A/D Pin Mode to
“PCI_AD[31:0] (360-pin) PCI_AD[23:0] (256-pin)”
SBF
The default clock divisor is 67 when first booting from SPI memory, prior to loading the BLDIV value.
SCM
Changed CWSR section note from “If the CWT is enabled, then any write” to “If the CWT is enabled and has not
timed out, any write...”
Changed core watchdog timer functional description section note from “If the CWT is enabled, then any write” to “If
the CWT is enabled and has not timed out, any write...”
Added “The SCMISR[CFEI] bit flags fault errors independent of the CFIER[ECFEI] setting. Therefore, if CFEI is set
prior to setting ECFEI, an interrupt is requested immediately after ECFEI is set.” to end of SCMISR section.
Added “
Note:
This bit reports core faults regardless of the setting of CFIER[ECFEI]. Therefore, if the error interrupt
is disabled and a core fault occurs, this bit is set. Then, if the error interrupt is subsequently enabled, an interrupt
is immediately requested. To prevent an undesired interrupt, clear the captured error by writing one to CFEI
before enabling the interrupt.” to end of SCMISR[CFEI] bit description.
Interrupt
Controller
Reworded Initialization/Application Info section example steps.
Removed ICONFIG1 register and added note to this section. Similar to the SLMASK and CLMASK registers, there
is only one version of this register located in the INTC0 space.
Edge Port Added bit 0 for each EPORT register, although this bit may not be used on this particular device.
DMA
Added external signal timing section.
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...