Synchronous Serial Interface (SSI)
Freescale Semiconductor
27-21
27.3.10 SSI Transmit Configuration Register (SSI_TCR)
The SSI transmit configuration register directs the transmit operation of the SSI. A power-on reset clears
all SSI_TCR bits. However, an SSI reset does not affect the SSI_TCR bits.
Table 27-9. SSI_IER Field Descriptions
Field
Description
31–23
Reserved, must be cleared.
22
RDMAE
Receive DMA enable.
• If the Rx FIFO is enabled, a DMA request generates when either of the SSI_ISR[RFF0/1] bits is set.
• If the Rx FIFO is disabled, a DMA request generates when either of the SSI_ISR[RDR0/1] bits is set.
0 SSI receiver DMA requests disabled.
1 SSI receiver DMA requests enabled.
21
RIE
Receive interrupt enable. Allows the SSI to issue receiver related interrupts to the processor. Refer to
Section 27.4.5, “Receive Interrupt Enable Bit Description,”
for a detailed description of this bit.
0 SSI receiver interrupt requests disabled.
1 SSI receiver interrupt requests enabled.
20
TDMAE
Transmit DMA enable.
• If the Tx FIFO is enabled, a DMA request generates when either of the SSI_ISR[TFE0/1] bits is set.
• If the Tx FIFO is disabled, a DMA request generates when either of the SSI_ISR[TDE0/1] bits is set.
0 SSI transmitter DMA requests disabled.
1 SSI transmitter DMA requests enabled.
19
TIE
Transmit interrupt enable. Allows the SSI to issue transmitter data related interrupts to the core. Refer to
Section 27.4.6, “Transmit Interrupt Enable Bit Description,”
for a detailed description of this bit.
0 SSI transmitter interrupt requests disabled.
1 SSI transmitter interrupt requests enabled.
18–0
Controls if the corresponding status bit in SSI_ISR can issue an interrupt to the processor. See
“SSI Interrupt Status Register (SSI_ISR),”
for details on the individual bits.
0 Status bit cannot issue interrupt.
1 Status bit can issue interrupt.
Address: 0xFC0B_C01C (SSI_TCR)
Access: User read/write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
0
0
0
0
0
0
TX
BIT0
TFEN1 TFEN0 TFDIR TXDIR TSHFD TSCKP TFSI TFSL TEFS
W
Reset
0
0
0
0
0
0
1
0
0
0
0
0
0
0
0
0
Figure 27-17. SSI Transmit Configuration Register (SSI_TCR)
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...