![Freescale Semiconductor MCF54455 Reference Manual Download Page 236](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541236.webp)
Universal Serial Bus Interface – On-The-Go Module
Freescale Semiconductor
10-29
10.3.4.10 Master Interface Data Burst Size Register (BURSTSIZE)
This register is not defined in the EHCI specification. BURSTSIZE dynamically controls the burst size
during data movement on the initiator (master) interface.
10.3.4.11 Transmit FIFO Tuning Control Register (TXFILLTUNING)
This register is not defined in the EHCI specification. The TXFILLTUNING register controls performance
tuning associated with how the module posts data to the TX latency FIFO before moving the data onto the
USB bus. The specific areas of performance include how much data to post into the FIFO and an estimate
for how long that operation takes in the target system.
Definitions:
T
0
= Standard packet overhead
T
1
= Time to send data payload
T
s
= Total packet flight time (send-only) packet (
T
s
=
T
0
+
T
1
)
T
ff
= Time to fetch packet into TX FIFO up to specified level
T
p
= Total packet time (fetch and send) packet (
T
p
=
T
ff
+
T
s
)
Table 10-28. TTCTRL Field Descriptions
Field
Description
31
Reserved, must be cleared.
30–24
TTHA
TT Hub Address. This field is used to match against the Hub Address field in a QH or siTD to determine if the
packet is routed to the internal TT for directly attached FS/LS devices. If the hub address in the QH or siTD
does not match this address then the packet is broadcast on the high speed ports destined for a downstream
HS hub with the address in the QH or siTD.
23–0
Reserved, must be cleared.
Address: 0xFC0B_0160 (BURSTSIZE)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
TXPBURST
RXPBURST
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
1
0
0
Figure 10-26. Master Interface Data Burst Size (BURSTSIZE)
Table 10-29. BURSTSIZE Field Descriptions
Field
Description
31–16
Reserved, must be cleared.
15–8
TXPBURST
Programable TX burst length. Represents the maximum length of a burst in 32-bit words while moving data from
system memory to the USB bus. Must not be set to greater than 16.
7–0
RXPBURST
Programable RX burst length. This register represents the maximum length of a burst in 32-bit words while
moving data from the USB bus to system memory. Must not be set to greater than 16.
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...