![Freescale Semiconductor MCF54455 Reference Manual Download Page 332](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541332.webp)
System Control Module (SCM)
Freescale Semiconductor
14-9
14.2.5
SCM Interrupt Status Register (SCMISR)
For certain values in the CWCR[CWRI] field, the CWT generates an interrupt response to a time-out. For
these configurations, the SCMISR provides a program visible interrupt request from the watchdog timer.
During the interrupt service routine which handles this interrupt, the source must be explicitly cleared by
writing a 0x01 to the SCMISR.
The SCMISR also indicates system bus fault errors. An interrupt is sent only to the interrupt controller
when the CFIER[ECFEI] bit is set. The SCMISR[CFEI] bit flags fault errors independent of the
CFIER[ECFEI] setting. Therefore, if CFEI is set prior to setting ECFEI, an interrupt is requested
immediately after ECFEI is set.
Address: 0xFC04_001F (SCMISR)
Access: User read/write
7
6
5
4
3
2
1
0
R
0
0
0
0
0
0
CFEI
CWIC
W
w1c
w1c
Reset:
0
0
0
0
0
0
0
0
Figure 14-13. SCM Interrupt Status Register (SCMISR)
Table 14-7. SCMISR Field Descriptions
Field
Description
7–2
Reserved, must be cleared.
1
CFEI
Core fault error interrupt flag. Indicates if a bus fault has occurred. Writing a 1 clears this bit and negates the interrupt
request. Writing a 0 has no effect.
0 No bus error.
1 A bus error has occurred. The faulting address, attributes (and possibly write data) are captured in the CFADR,
CFATR, and CFDTR registers. The error interrupt is enabled only if CFLOC[ECFEI] is set.
Note:
This bit reports core faults regardless of the setting of CFIER[ECFEI]. Therefore, if the error interrupt is
disabled and a core fault occurs, this bit is set. Then, if the error interrupt is subsequently enabled, an interrupt
is immediately requested. To prevent an undesired interrupt, clear the captured error by writing one to CFEI
before enabling the interrupt.
0
CWIC
Core watchdog interrupt flag. Indicates whether an CWT interrupt has occurred. Writing a 1 clears this bit and
negates the interrupt request. Writing a 0 has no effect.
0 No CWT interrupt has occurred.
1 CWT interrupt has occurred.
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...