![Freescale Semiconductor MCF54455 Reference Manual Download Page 229](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541229.webp)
Universal Serial Bus Interface – On-The-Go Module
10-22
Freescale Semiconductor
12
HCH
Host controller halted. This bit is cleared when the USBCMD[RS] bit is set. The controller sets this bit after it
stops executing because of the USBCMD[RS] bit being cleared, by software or the host controller hardware (for
example, internal error). Used only in host mode.
0 Running.
1 Halted.
11
Reserved, must be cleared.
10
ULPII
ULPI interrupt. Set by event completion.
9
Reserved, must be cleared.
8
Device-controller suspend. Non-EHCI bit. When a device controller enters a suspend state from an active state,
this bit is set. The device controller clears the bit upon exiting from a suspend state. Used only by the device
controller.
0 Active.
1 Suspended.
7
SRI
SOF received. This is a non-EHCI status bit. Software writes a 1 to this bit to clear it.
Host mode:
In host mode, this bit is set every 125
s, provided PHY clock is present and running (for example, the port
is NOT suspended) and can be used by the host-controller driver as a time base.
Device mode:
When controller detects a start of (micro) frame, bit is set. When a SOF is extremely late, controller
automatically sets this bit to indicate an SOF was expected. Therefore, this bit is set roughly every 1 ms in
device FS mode and every 125
sec in HS mode, and it is synchronized to the actual SOF received.
Because the controller is initialized to FS before connect, this bit is set at an interval of 1 ms during the
prelude to the connect and chirp.
6
URI
USB reset received. A non-EHCI bit. When the controller detects a USB reset and enters the default state, this
bit is set. Software can write a 1 to this bit to clear it. Used only by in device mode.
0 No reset received.
1 Reset received.
5
AAI
Interrupt on async advance. By setting the USBCMD[IAA] bit, system software can force the controller to issue
an interrupt the next time the controller advances the asynchronous schedule. This status bit indicates the
assertion of that interrupt source. Used only by the host mode.
0 No async advance interrupt.
1 Async advance interrupt.
4
SEI
System error. Set when an error is detected on the system bus. If the system error enable bit (USBINTR[SEE])
is set, interrupt generates. The interrupt and status bits remain set until cleared by writing a 1 to this bit.
Additionally, when in host mode, the USBCMD[RS] bit is cleared, effectively disabling controller. An interrupt
generates for the USB OTG controller in device mode, but no other action is taken.
0 Normal operation
1 Error
3
FRI
Frame-list rollover. Controller sets this bit when the frame list index (FRINDEX) rolls over from its maximum
value to 0. The exact value the rollover occurs depends on the frame list size. For example, if the frame list size
(as programmed in the USBCMD[FS] field) is 1024, the frame index register rolls over every time FRINDEX[13]
toggles. Similarly, if the size is 512, the controller sets this bit each time FRINDEX[12] toggles. Used only in the
host mode.
Table 10-20. USBSTS Field Descriptions (continued)
Field
Description
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...