![Freescale Semiconductor MCF54455 Reference Manual Download Page 771](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541771.webp)
DMA Serial Peripheral Interface (DSPI)
31-18
Freescale Semiconductor
Address: 0xFC05_C034 (DSPI_PUSHR)
Access: User Read/Write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
CONT
CTAS
EOQ
CT
CNT
0
0
PCS7 PCS6 PCS5 PCS4 PCS3 PCS2 PCS1 PCS0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
TXDATA
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 31-7. DSPI Push Transmit FIFO Register (DSPI_PUSHR)
Table 31-8. DSPI_PUSHR Field Descriptions
Field
Description
31
CONT
Continuous peripheral chip select enable. Selects a continuous selection format. The bit is used in SPI master mode.
The bit enables the selected PCS signals to remain asserted between transfers. See
,” for more information.
0 Return DSPI_PCS
n
signals to their inactive state between transfers
1 Keep DSPI_PCS
n
signals asserted between transfers
30–28
CTAS
Clock and transfer attributes select. Selects which of the DSPI_CTAR
n
registers is used to set the transfer attributes
for the associated SPI frame. This field is used only in SPI master mode. In SPI slave mode, DSPI_CTAR0 is used
instead.
000 DSPI_CTAR0
001 DSPI_CTAR1
010 DSPI_CTAR2
011 DSPI_CTAR3
100 DSPI_CTAR4
101 DSPI_CTAR5
110 DSPI_CTAR6
111 DSPI_CTAR7
27
EOQ
End of queue. Provides a means for host software to signal to the DSPI that the current SPI transfer is the last in a
queue. At the end of the transfer the DSPI_SR[EOQF] bit is set. This bit is used only in SPI master mode.
0 The SPI data is not the last data to transfer
1 The SPI data is the last data to transfer
26
CTCNT
Clear SPI_TCNT. Provides a means for host software to clear the SPI transfer counter. The CTCNT bit clears the
DSPI_TCR[SPI_TCNT] field. The SPI_TCNT field is cleared before transmission of the current SPI frame begins.
This bit is used only in SPI master mode.
0 Do not clear DSPI_TCR[SPI_TCNT] field
1 Clear DSPI_TCR[SPI_TCNT] field
25–24
Reserved, must be cleared.
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...