![Freescale Semiconductor MCF54455 Reference Manual Download Page 297](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541297.webp)
Chip Configuration Module (CCM)
11-10
Freescale Semiconductor
10–8
BMT
Bus monitor timing field. Selects the timeout period in FlexBus clock cycles for the bus monitor:
Timeout period for external bus cycles equals 2
(16-BMT)
FB_CLK cycles
000 65536
001 32768
010 16384
011 8192
100 4096
101 2048
110 1024
111 512
7
SSIPUE
SSI RXD/TXD pull enable. Enables the internal weak pull cells on any external pin where either the SSI receive
data (RXD) function or SSI transmit data (TXD) function is available. The affected pins include SSI_RXD, and
SSI_TXD.
0 SSI data pin weak pull cells disabled.
1 SSI data pin weak pull cells enabled.
Note:
The SSIPUE bit enables only the pull cells when the SSI RXD and TXD functions are currently selected
for the affected pins. See the
Chapter 16, “Pin Multiplexing and Control,”
for information on how to enable
the SSI functions on those pins.
6
SSIPUS
SSI RXD/TXD pull select. Selects whether the internal weak pull cells enabled by the SSIPUE bit are pull up or
pull down.
0 SSI data pins are pulled down.
1 SSI data pins are pulled up.
Note:
The SSIPUS bit has no effect when the SSIPUE bit is cleared.
5
TIMDMA
Timer DMA mux selection. Selects between the timer DMA signals and SSI DMA signals as those signals are
mapped to DMA channels 9-12. Refer to the
Chapter 19, “Enhanced Direct Memory Access (eDMA),”
for more
details on the DMA controller.
0 SSI RX0, SSI RX1, SSI TX0, and SSI TX1 DMA signals mapped to DMA channels 9 – 12, respectively.
1 Timer 0 – 3 DMA signals mapped to DMA channels 9 – 12, respectively.
4
SSISRC
SSI clock source. Selects between the PLL and the external SSI_CLKIN pin as the source of the SSI baud clock.
0 SSI_CLKIN pin directly drives SSI baud clock.
1 PLL drives SSI baud clock with fractionally divided CPU clock.
3
Reserved, must be cleared.
2
USBPUD
USB transceiver pull-up disable. Disables the USB OTG controller from driving the internal transceiver pull-up.
0 USB OTG drives the internal transceiver pull-up.
1 Internal transceiver pull-up is disabled. The USB_PULLUP signal is used to trigger the external pull-up.
1
USBOC
USB VBUS over-current sense polarity. Selects the polarity of the USB VBUS over-current sense signal driven
off-chip.
0 USB_VBUS_OC is active high.
1 USB_VBUS_OC is active low.
0
USBSRC
USB clock source. Selects between the PLL and the external USB_CLKIN external pin as the clock source for
the serial and ULPI interfaces of the USB module.
0 USB_CLKIN pin drives USB serial interface clocks.
1 PLL drives USB serial interface clocks.
Table 11-8. MISCCR Field Descriptions (continued)
Field
Description
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...