![Freescale Semiconductor MCF54455 Reference Manual Download Page 395](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541395.webp)
Interrupt Controller Modules
17-6
Freescale Semiconductor
17.2.3
Interrupt Force Registers (INTFRCH
n
, INTFRCL
n
)
The INTFRCH
n
and INTFRCL
n
registers are each 32 bits in size and provide a mechanism to allow
software generation of interrupts for each possible source for functional or debug purposes. The system
design may reserve one or more sources to allow software to self-schedule interrupts by forcing one or
more of these bits (set to force request, clear to negate request) in the appropriate INTFRC
n
register. The
INTFRCL
n
register forces interrupts for sources 0 to 31, while the INTFRCH
n
register forces interrupts
for sources 32 to 63. The assertion of an interrupt request via the interrupt force register is not affected by
the interrupt mask register. The INTFRC
n
registers are cleared by reset.
Table 17-5. IMRH
n
Field Descriptions
Field
Description
31–0
INT_MASK
Interrupt mask. Each bit corresponds to an interrupt source. The corresponding IMRH
n
bit determines whether an
interrupt condition can generate an interrupt. The corresponding IPRH
n
bit reflects the state of the interrupt signal
even if the corresponding IMRH
n
bit is set.
0 The corresponding interrupt source is not masked
1 The corresponding interrupt source is masked
Address 0xFC04_800C (IMRL0)
0xFC04_C00C (IMRL1)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
INT_MASK
W
Reset 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
Figure 17-4. Interrupt Mask Register Low (IMRL
n
)
Table 17-6. IMRL
n
Field Descriptions
Field
Description
31–0
INT_MASK
Interrupt mask. Each bit corresponds to an interrupt source. The corresponding IMRL
n
bit determines whether an
interrupt condition can generate an interrupt. The corresponding IPRL
n
bit reflects the state of the interrupt signal
even if the corresponding IMRL
n
bit is set.
0 The corresponding interrupt source is not masked
1 The corresponding interrupt source is masked
Address 0xFC04_8010 (INTFRCH0)
0xFC04_C010 (INTFRCH1)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
INTFRCH
W
Reset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
Figure 17-5. Interrupt Force Register High (INTFRCH
n
)
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...