![Freescale Semiconductor MCF54455 Reference Manual Download Page 541](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541541.webp)
PCI Bus Controller
22-24
Freescale Semiconductor
22.3.2.11 Interrupt Register (PCIINTR)
Table 22-20. PCITBATR
n
Field Descriptions
Field
Description
See Figures
1
BAT
n
1
See corresponding PCIBATR
n
figure above for bit numbers for the BAT
n
and reserved bit fields.
Base address translation
n
. Corresponds to BAR
n
in the PCI Type 0 configuration space. When PCIBAR
n
(PCI controller as target) indicates a hit on the PCI address, the upper bits of the PCI address are written over
by this register value to address some space in internal address space. See the below table for the number
of PCI address bits overwritten and corresponding boundary size. In normal operation, this value must be
written during the initialization sequence only.
Reserved, must be cleared.
0
EN
BAR0 enable. Enables a transaction in BAR0 space. If this bit is cleared and a hit on the PCI address space
indicated by PCIBAR0 occurs, the target interface gasket targets abort the PCI transaction.
Address: 0xFC0A_80A8 (PCIINTR)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
INT
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 22-31. PCIINTR Register
Table 22-21.
PCIINTR Field Descriptions
Field
Description
31–1
Reserved, must be cleared.
0
INT
Interrupt. Controls the external PCI_INTA signal. When this bit is set, the external active low PCI_INTA signal is
asserted. When this bit is cleared, PCI_INTA is negated. Software must program this bit high when PCI_INTA
assertion is desired. The reset value of the bit is 0 (PCI_INTA not asserted).
Note:
External PCI_INTA pin specifies asserted when low and is an open-drain signal (high impedance when
negated).
BAT
n
Bit Field
Width
# of PCI Address
Bits Overwritten
Boundary Size
BAT0
14
14
256 Kbye
BAT1
12
12
1 Mbyte
BAT2
10
10
4 Mbyte
BAT3
8
8
16 Mbyte
BAT4
5
5
128 Mbyte
BAT5
3
3
512 Mbyte
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...