![Freescale Semiconductor MCF54455 Reference Manual Download Page 675](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541675.webp)
Synchronous Serial Interface (SSI)
27-8
Freescale Semiconductor
27.3.1
SSI Transmit Data Registers 0 and 1 (SSI_TX0/1)
The SSI_TX0/1 registers store the data to be transmitted by the SSI. For details on data alignment see
Section 27.4.4, “Supported Data Alignment Formats.”
0xFC0B_C018 SSI Interrupt Enable Register (SSI_IER)
32
R/W
0x0000_3003
0xFC0B_C01C SSI Transmit Configuration Register (SSI_TCR)
32
R/W
0x0000_0200
0xFC0B_C020 SSI Receive Configuration Register (SSI_RCR)
32
R/W
0x0000_0200
0xFC0B_C024 SSI Clock Control Register (SSI_CCR)
32
R/W
0x0004_0000
0xFC0B_C02C SSI FIFO Control/Status Register (SSI_FCSR)
32
R/W
0x0081_0081
0xFC0B_C038 SSI AC97 Control Register (SSI_ACR)
32
R/W
0x0000_0000
0xFC0B_C03C SSI AC97 Command Address Register (SSI_ACADD)
32
R/W
0x0000_0000
0xFC0B_C040 SSI AC97 Command Data Register (SSI_ACDAT)
32
R/W
0x0000_0000
0xFC0B_C044 SSI AC97 Tag Register (SSI_ATAG)
32
R/W
0x0000_0000
0xFC0B_C048 SSI Transmit Time Slot Mask Register (SSI_TMASK)
32
R/W
0x0000_0000
0xFC0B_C04C SSI Receive Time Slot Mask Register (SSI_RMASK)
32
R/W
0x0000_0000
Address: 0xFC0B_C000 (SSI_TX0)
0xFC0B_C004 (SSI_TX1)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
SSI_TX
W
Reset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
Figure 27-4. SSI Transmit Data Registers (SSI_TX0, SSI_TX1)
Table 27-5. SSI_TX0/1 Field Descriptions
Field
Description
31–0
SSI_TX
SSI transmit data. The SSI_TX0/1 registers are implemented as the first word of their respective Tx FIFOs. Data
written to these registers transfers to the transmit shift register (TXSR), when shifting of the previous data is
complete. If both FIFOs are in use, data alternately transfers from SSI_TX0 and SSI_TX1 to TXSR. SSI_TX1 can
only be used in two-channel mode.
Multiple writes to the SSI_TX registers do not result in the previous data being over-written by the subsequent data.
Instead, they are ignored. Protection from over-writing is present irrespective of whether the transmitter is enabled
or not.
Example: If Tx FIFO0 is in use and you write Data1 – 16 to SSI_TX0, Data16 does not overwrite Data1. Data1 – 15
are stored in the FIFO while Data16 is discarded.
Example: If Tx FIFO0 is not in use and you write Data1, Data2 to SSI_TX0, Data2 does not overwrite Data1 and is
discarded.
Note:
Enable SSI (SSI_CR[SSI_EN] = 1) before writing to the SSI transmit data registers
Table 27-4. SSI Memory Map (continued)
Address
Register
Width
(bits)
Access
Reset Value
Section/Page
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...