Universal Serial Bus Interface – On-The-Go Module
Freescale Semiconductor
10-23
10.3.4.3
USB Interrupt Enable Register (USBINTR)
The interrupts to software are enabled with this register. An interrupt generates when a bit is set and the
corresponding interrupt is active. The USB status register (USBSTS) continues to show interrupt sources
(even if the USBINTR register disables them), allowing polling of interrupt events by the software.
2
PCI
Port change detect. This bit is not EHCI compatible.
Host mode:
Controller sets this bit when a connect status occurs on any port, a port enable/disable change occurs, an
over-current change occurs, or the force port resume (PORTSC
n
[FPR]) bit is set as the result of a J-K
transition on the suspended port.
Device mode:
The controller sets this bit when it enters the full- or high-speed operational state. When it exits the full- or
high-speed operation states due to reset or suspend events, the notification mechanisms are URI and bits
respectively. The device controller detects resume signaling only.
1
UEI
USB error interrupt. When completion of USB transaction results in error condition, the controller sets this bit.
If the TD on which the error interrupt occurred also had its interrupt on complete (IOC) bit set, this bit is set
along with the USBINT bit. See Section 4.15.1 in the EHCI specification for a complete list of host error interrupt
conditions. See
for more information on device error matrix.
0 No error.
1 Error detected.
0
UI
USB interrupt (USBINT). This bit is set by the controller when the cause of an interrupt is a completion of a USB
transaction where the TD has an interrupt on complete (IOC) bit set. This bit is also set by the controller when
a short packet is detected. A short packet is when the actual number of bytes received was less than the
expected number of bytes.
Address: 0xFC0B_0148 (USBINTR)
Access: User read/write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
0
0
0
0
0
0
TIE1
TIE0
0
0
0
0
UPIE UAIE
0
NAKE
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
0
0
0
0
0
ULPIE
0
SLE
SRE
URE
AAE
SEE
FRE
PCE
UEE
UE
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 10-19. USB Interrupt Enable Register (USBINTR)
Table 10-20. USBSTS Field Descriptions (continued)
Field
Description
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...