![Freescale Semiconductor MCF54455 Reference Manual Download Page 241](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541241.webp)
Universal Serial Bus Interface – On-The-Go Module
10-34
Freescale Semiconductor
Table 10-33. PORTSC1 Field Descriptions
Field
Description
31–30
PTS
Port transceiver select. Controls which parallel transceiver interface is selected.
00 Reserved
01 Reserved
10 ULPI parallel interface
11 FS/LS on-chip transceiver
This bit is not defined in the EHCI specification.
29
Reserved, must be set.
28
Reserved, must be cleared.
27–26
PSPD
Port speed. This read-only register field indicates the speed the port operates. This bit is not defined in the EHCI
specification.
00 Full speed
01 Low speed
10 High speed
11 Undefined
25
Reserved, must be cleared.
24
PFSC
Port force full-speed connect. Disables the chirp sequence that allows the port to identify itself as a HS port. useful
for testing FS configurations with a HS host, hub, or device. Not defined in the EHCI specification.
0 Allow the port to identify itself as high speed.
1 Force the port to only connect at full speed.
This bit is for debugging purposes.
23
PHCD
PHY low power suspend. This bit is not defined in the EHCI specification.
Host mode:
The PHY can be placed into low-power suspend when downstream device is put into suspend mode or when no
downstream device connects. Software completely controls low-power suspend.
Device mode:
For the USB OTG module in device mode, the PHY can be put into low power suspend when the device is not
running (USBCMD[RS] = 0) or suspend signaling is detected on the USB. The PHCD bit is cleared automatically
when the resume signaling is detected or when forcing port resumes.
0 Normal PHY operation.
1 Signal the PHY to enter low-power suspend mode
Reading this bit indicates the status of the PHY.
22
WKOC
Wake on over-current enable. Enables the port to be sensitive to over-current conditions as wake-up events. This
field is 0 if the PP bit is cleared. In host mode, this bit can work with an external power control circuit.
21
WKDS
Wake on disconnect enable. Enables the port to be sensitive to device disconnects as wake-up events.
This field is 0 if the PP bit is cleared or the module is in device mode. In host mode, this bit can work with an external
power control circuit.
20
WLCN
Wake on connect enable. Enables the port to be sensitive to device connects as wake-up events.
This field is 0 if the PP bit is cleared or the module is in device mode. In host mode, this can work with an external
power control circuit.
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...