![Freescale Semiconductor MCF54455 Reference Manual Download Page 402](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541402.webp)
Interrupt Controller Modules
Freescale Semiconductor
17-13
30
I
2
C
I2SR[IIF]
I
2
C Interrupt
Write I2SR[IIF] = 0
31
DSPI
DSPI_SR register
DSPI interrupt (Logical OR of
INTC1’s source #33–39)
Write 1 to appropriate DSPI_SR bit
32
DTIM0
DTER0 register
Timer 0 interrupt
Write 1 to appropriate DTER0 bit
33
DTIM1
DTER1 register
Timer 1 interrupt
Write 1 to appropriate DTER1 bit
34
DTIM2
DTER2 register
Timer 2 interrupt
Write 1 to appropriate DTER2 bit
35
DTIM3
DTER3 register
Timer 3 interrupt
Write 1 to appropriate DTER3 bit
36
FEC0
EIR0[TXF]
Transmit frame interrupt
Write EIR0[TXF] = 1
37
EIR0[TXB]
Transmit buffer interrupt
Write EIR0[TXB] = 1
38
EIR0[UN]
Transmit FIFO underrun
Write EIR0[UN] = 1
39
EIR0[RL]
Collision retry limit
Write EIR0[RL] = 1
40
EIR0[RXF]
Receive frame interrupt
Write EIR0[RXF] = 1
41
EIR0[RXB]
Receive buffer interrupt
Write EIR0[RXB] = 1
42
EIR0[MII]
MII interrupt
Write EIR0[MII] = 1
43
EIR0[LC]
Late collision
Write EIR0[LC] = 1
44
EIR0[HBERR]
Heartbeat error
Write EIR0[HBERR] = 1
45
EIR0[GRA]
Graceful stop complete
Write EIR0[GRA] = 1
46
EIR0[EBERR]
Ethernet bus error
Write EIR0[EBERR] = 1
47
EIR0[BABT]
Babbling transmit error
Write EIR0[BABT] = 1
48
EIR0[BABR]
Babbling receive error
Write EIR0[BABR] = 1
49
FEC1
EIR1[TXF]
Transmit frame interrupt
Write EIR1[TXF] = 1
50
EIR1[TXB]
Transmit buffer interrupt
Write EIR1[TXB] = 1
51
EIR1[UN]
Transmit FIFO underrun
Write EIR1[UN] = 1
52
EIR1[RL]
Collision retry limit
Write EIR1[RL] = 1
53
EIR1[RXF]
Receive frame interrupt
Write EIR1[RXF] = 1
54
EIR1[RXB]
Receive buffer interrupt
Write EIR1[RXB] = 1
55
EIR1[MII]
MII interrupt
Write EIR1[MII] = 1
56
EIR1[LC]
Late collision
Write EIR1[LC] = 1
57
EIR1[HBERR]
Heartbeat error
Write EIR1[HBERR] = 1
58
EIR1[GRA]
Graceful stop complete
Write EIR1[GRA] = 1
59
EIR1[EBERR]
Ethernet bus error
Write EIR1[EBERR] = 1
60
EIR1[BABT]
Babbling transmit error
Write EIR1[BABT] = 1
61
EIR1[BABR]
Babbling receive error
Write EIR1[BABR] = 1
Table 17-15. Interrupt Source Assignment For INTC0 (continued)
Source Module
Flag
Source
Description
Flag Clearing Mechanism
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...