![Freescale Semiconductor MCF54455 Reference Manual Download Page 231](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541231.webp)
Universal Serial Bus Interface – On-The-Go Module
10-24
Freescale Semiconductor
Table 10-21. USBINTR Field Descriptions
Field
Description
31–26
Reserved, must be cleared.
25
TIE1
General purpose timer 1 interrupt enable. When this bit and USBSTS[GPTINT1] are set, the USB controller
issues an interrupt to the processor. The interrupt is acknowledged by clearing GPTINT1.
0 Disabled
1 Enabled
24
TIE0
General purpose timer 0 interrupt enable. When this bit and USBSTS[GPTINT0] are set, the USB controller
issues an interrupt to the processor. The interrupt is acknowledged by clearing GPTINT0.
0 Disabled
1 Enabled
23–20
Reserved, must be cleared.
19
UPIE
USB host periodic interrupt enable. When this bit and USBSTS[USBHSTPERINT] are set, the host controller
issues an interrupt at the next interrupt threshold. The interrupt is acknowledged by clearing USBHSTPERINT.
18
UAIE
USB host asynchronous interrupt enable. When this bit and USBSTS[USBHSTASYNCINT] are set, the host
controller issues an interrupt at the next interrupt threshold. The interrupt is acknowledged by clearing
USBHSTASYNCINT.
17
Reserved, must be cleared.
16
NAKE
NAK interrupt enable. When this bit and the USBSTS[NAKI] bit are set, an interrupt generates.
0 Disabled
1 Enabled
15–11
Reserved, must be cleared.
10
ULPIE
ULPI enable. When this bit and USBSTS[ULPII] are set, controller issues an interrupt. The interrupt is
acknowledged by writing a 1 to USBSTS[ULPII].
9
Reserved, must be cleared.
8
SLE
Sleep (DC suspend) enable. A non-EHCI bit. When this bit is set and the USBSTS[] bit transitions, USB OTG
controller issues an interrupt. Software writing a 1 to the USBSTS[] bit acknowledges the interrupt. Used only
in device mode.
0 Disabled
1 Enabled
7
SRE
SOF-received enable. This is a non-EHCI bit. When this bit and the USBSTS[SRI] bit are set, controller issues
an interrupt. Software clearing the USBSTS[SRI] bit acknowledges the interrupt.
0 Disabled
1 Enabled
6
URE
USB-reset enable. A non-EHCI bit. When this bit and the USBSTS[URI] bit are set, device controller issues an
interrupt. Software clearing the USBSTS[URI] bit acknowledges the interrupt. Used only in device mode.
0 Disabled
1 Enabled
5
AAE
Interrupt on async advance enable. When this bit and the USBSTS[AAI] bit are set, controller issues an
interrupt at the next interrupt threshold. Software clearing the USBSTS[AAI] bit acknowledges the interrupt.
Used only in host mode.
0 Disabled
1 Enabled
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...