Enhanced Direct Memory Access (eDMA)
19-26
Freescale Semiconductor
Figure 19-29. eDMA Operation, Part 1
In the second part of the basic data flow (
), the modules associated with the data transfer
(address path, data path, and control) sequence through the required source reads and destination writes to
perform the actual data movement. The source reads are initiated and the fetched data is temporarily stored
in the data path block until it is gated onto the internal bus during the destination write. This source
read/destination write processing continues until the minor byte count has transferred.
2
1
n-1
Transfer
Control
Descriptor (TCD)
eDMA Engine
Data Path
eDMA
eDMA Peripheral
0
Program Model/
Write Address
Write Data
Read Data
Read Data
Write Data
Address
64
eDMA Done
Control
Channel Arbitration
Address Path
Inter
nal
P
e
ri
p
heral
Bus
T
o
/F
ro
m
Crossbar
Switch
Request
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...