Pin Multiplexing and Control
16-36
Freescale Semiconductor
16.3.5.13 IRQ Pin Assignment Register (PAR_IRQ)
The PAR_IRQ register controls the functions of the IRQ pins.
16.3.5.14 PCI Pin Assignment Register (PAR_PCI)
The PAR_PCI register controls the functions of the PCI grant and request pins.
Address: 0xFC0A_4070 (PAR_IRQ)
Access: User read/write
7
6
5
4
3
2
1
0
R
0
0
0
PAR_IRQ4
0
0
PAR_IRQ1
0
W
Reset:
0
0
0
0
0
0
See Note
0
Note:
For 256-pin devices and 360-pin devices where the PCI is disabled through reset configuration, the
PAR_IRQ reset state is 0. For 360-pin devices where PCI is enabled through reset configuration, the reset
state is 1 when the PCI is an agent and 0 when the PCI is a host. Therefore, reset state is 0 when
BOOTMOD[1:0] equals 00, and reset state is the complement value of FB_AD[3] when BOOTMOD[1:0]
equals 10. For BOOTMOD equaling 11, reset state is the value of serial boot bit 103.
Figure 16-46. IRQ Pin Assignment (PAR_IRQ)
Table 16-21. PAR_IRQ Field Descriptions
Field
Description
7–5
Reserved, should be cleared.
4
PAR_IRQ4
IRQ4 pin assignment.
0 IRQ4 pin configured as GPIO or external interrupt request 4 function as determined by the edge port module.
See
Chapter 18, “Edge Port Module (EPORT),”
for details.
1 IRQ4 pin configured for SSI input clock fuction.
3–2
Reserved, should be cleared.
1
PAR_IRQ1
IRQ1 pin assignment.
0 IRQ1 pin configured as GPIO or external interrupt request 1 function as determined by the edge port module.
See
Chapter 18, “Edge Port Module (EPORT),”
for details.
1 IRQ1 pin configured for PCI interrupt fuction.
0
Reserved, should be cleared.
Address: 0xFC0A_4072 (PAR_PCI)
Access: User read/write
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
PAR_
GNT3
0
PAR_
GNT2
0
PAR_
GNT1
0
PAR_
GNT0
PAR_
REQ3
0
PAR_
REQ2
0
PAR_
REQ1
0
PAR_
REQ0
W
Reset
See Note
0
See
Note
0
See
Note
0
See
Note
See Note
0
See
Note
0
See
Note
0
See
Note
Note:
Reset state is 1 when the PCI is enabled through reset configuration and is 0 otherwise.
Figure 16-47. PCI Pin Assignment (PAR_PCI)
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...