![Freescale Semiconductor MCF54455 Reference Manual Download Page 807](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541807.webp)
UART Modules
32-13
Freescale Semiconductor
32.3.9
UART Auxiliary Control Register (UACR
n
)
The UACRs control the input enable.
32.3.10 UART Interrupt Status/Mask Registers (UISR
n
/UIMR
n
)
The UISRs provide status for all potential interrupt sources. UISR
n
contents are masked by UIMR
n
. If
corresponding UISR
n
and UIMR
n
bits are set, internal interrupt output is asserted. If a UIMR
n
bit is
cleared, state of the corresponding UISR
n
bit has no effect on the output.
The UISR
n
and UIMR
n
registers share the same space in memory. Reading this register provides the user
with interrupt status, while writing controls the mask bits.
Table 32-8. UIPCR
n
Field Descriptions
Field
Description
7–5
Reserved
4
COS
Change of state (high-to-low or low-to-high transition).
0 No change-of-state since the CPU last read UIPCR
n
. Reading UIPCR
n
clears UISR
n
[COS].
1 A change-of-state longer than 25–50
s occurred on the U
n
CTS input. UACR
n
can be programmed to generate
an interrupt to the CPU when a change of state is detected.
3–1
Reserved
0
CTS
Current state of clear-to-send. Starting two serial clock periods after reset, CTS reflects the state of U
n
CTS. If
U
n
CTS is detected asserted at that time, COS is set, which initiates an interrupt if UACR
n
[IEC] is enabled.
0 The current state of the U
n
CTS input is asserted.
1 The current state of the U
n
CTS input is deasserted.
Address: 0xFC06_0010 (UACR0)
0xFC06_4010 (UACR1)
0xFC06_8010 (UACR2)
Access: User write-only
7
6
5
4
3
2
1
0
R
W
0
0
0
0
0
0
0
IEC
Reset:
0
0
0
0
0
0
0
0
Figure 32-11. UART Auxiliary Control Registers (UACR
n
)
Table 32-9. UACR
n
Field Descriptions
Field
Description
7–1
Reserved, must be cleared.
0
IEC
Input enable control.
0 Setting the corresponding UIPCR
n
bit has no effect on UISR
n
[COS].
1 UISR
n
[COS] is set and an interrupt is generated when the UIPCR
n
[COS] is set by an external transition on the
U
n
CTS input (if UIMR
n
[COS] = 1).
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...