FlexBus
20-8
Freescale Semiconductor
other CSCRs. FB_CS0 allows address decoding for an external device to serve as the boot memory before
system initialization and configuration are completed.
Address: 0xFC00_8008 (CSCR0)
0xFC00_8014 (CSCR1)
0xFC00_8020 (CSCR2)
0xFC00_802C (CSCR3)
0xFC00_8038 (CSCR4)
0xFC00_8044 (CSCR5)
Access: User
read/write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
SWS
0
0
SWSEN
0
ASET
RDAH
WRAH
W
Reset: CSCR0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
Reset: CSCR1–5
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
WS
0
AA
PS
BEM
BSTR BSTW
0
0
0
W
Reset: CSCR0
1
1
1
1
1
1
0
1
See
Note
See
Note
1
0
0
0
0
0
Reset: CSCR1–5
0
0
0
0
0
0
0
1
0
0
1
0
0
0
0
0
Note:
The PS reset value depends upon the chosen chip configuration (RCON[7:5] for parallel configuration or
SBF_RCON[127:126] for serial boot configuration).
Figure 20-3. Chip-Select Control Registers (CSCR
n
)
Table 20-6. CSCR
n
Field Descriptions
Field
Description
31–26
SWS
Secondary wait states. The number of wait states inserted before an internal transfer acknowledge is generated for
a burst transfer except for the first termination, which is controlled by the wait state count. The secondary wait state
is used only if the SWSEN bit is set. Otherwise, the WS value is used for all burst transfers.
25–24
Reserved, must be cleared
23
SWSEN
Secondary wait state enable.
0 The WS value inserts wait states before an internal transfer acknowledge is generated for all transfers.
1 The SWS value inserts wait states before an internal transfer acknowledge is generated for burst transfer
secondary terminations.
22
Reserved, must be cleared
21–20
ASET
Address setup. This field controls the assertion of the chip-select with respect to assertion of a valid address and
attributes. The address and attributes are considered valid at the same time FB_ALE asserts.
00 Assert FB_CS
n
on first rising clock edge after address is asserted. (Default FB_CS
n
)
01 Assert FB_CS
n
on second rising clock edge after address is asserted.
10 Assert FB_CS
n
on third rising clock edge after address is asserted.
11 Assert FB_CS
n
on fourth rising clock edge after address is asserted. (Default FB_CS0)
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...